MCF5272CVF66J Freescale Semiconductor, MCF5272CVF66J Datasheet - Page 243

no-image

MCF5272CVF66J

Manufacturer Part Number
MCF5272CVF66J
Description
IC MCU 166MHZ 196MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF527xr
Datasheets

Specifications of MCF5272CVF66J

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
66MHz
Connectivity
EBI/EMI, Ethernet, I²C, SPI, UART/USART, USB
Peripherals
DMA, WDT
Number Of I /o
32
Program Memory Size
16KB (4K x 32)
Program Memory Type
ROM
Ram Size
1K x 32
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
196-MAPBGA
Processor Series
MCF527x
Core
ColdFire V2
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Development Tools By Supplier
NNDK-MOD5272-KIT, NNDK-MOD5270-KIT
Leaded Process Compatible
No
Rohs Compliant
No
Peak Reflow Compatible (260 C)
No
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5272CVF66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
11.5.15 Transmit Control Register (TCR)
The TCR register,
Table 11-22
Freescale Semiconductor
31–3
Bits
2
1
0
Reset
Reset
Field
Field
Addr
R/W
R/W
Name
FDEN
31
15
HBC
GTS
describes the TCR fields.
Figure
Reserved, should be cleared.
Full duplex enable. If set, frames are transmitted independent of carrier sense and collision inputs. This
bit should only be modified when ETHER_EN is deasserted.
Heartbeat control. If set, the heartbeat check is performed following end of transmission and the HB
bit in the status register is set if the collision input does not assert within the heartbeat window. This bit
should be modified only when ETHER_EN is deasserted.
Graceful transmit stop. When this bit is set, the MAC stops transmission after any current frame is
complete and the GRA interrupt in the INTR_EVENT register is asserted. If frame transmission is not
currently underway, the GRA interrupt is asserted immediately. Once transmission is complete, a
restart is accomplished by clearing the GTS bit. The next frame in the transmit FIFO is then transmitted.
If an early collision occurs during transmission when GTS = 1, transmission stops after the collision.
The frame is transmitted again once GTS is cleared. Note that there may be old frames in the transmit
FIFO that are transmitted when GTS is reasserted. To avoid this, deassert ETHER_EN following the
GRA interrupt.
MCF5272 ColdFire
11-19, controls the operational mode of the transmit block
Figure 11-19. Transmit Control Register (TCR)
Table 11-22. TCR Field Descriptions
®
Integrated Microprocessor User’s Manual, Rev. 3
0000_0000_0000_0000
0000_0000_0000_0000
MBAR + 0x984
Read/Write
Read/Write
Description
3
FDEN HBC GTS
2
Ethernet Module
1
16
0
11-25

Related parts for MCF5272CVF66J