AT32AP7002-CTUT Atmel, AT32AP7002-CTUT Datasheet - Page 112

IC MCU 32BIT AVR32 196-CBGA

AT32AP7002-CTUT

Manufacturer Part Number
AT32AP7002-CTUT
Description
IC MCU 32BIT AVR32 196-CBGA
Manufacturer
Atmel
Series
AVR®32 AP7r
Datasheets

Specifications of AT32AP7002-CTUT

Core Processor
AVR
Core Size
32-Bit
Speed
150MHz
Connectivity
EBI/EMI, I²C, MMC, PS2, SPI, SSC, UART/USART, USB
Peripherals
AC'97, DMA, I²C, LCD, POR, PWM, WDT
Number Of I /o
85
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 1.95 V
Data Converters
D/A 2x16b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
196-CBGA
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
I2C, JTAG, PS2, SPI, SSC, UART, USART, USB
Maximum Clock Frequency
150 MHz
Number Of Timers
3
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Dac
16 bit, 2 Channel
Package
196CTBGA
Device Core
AVR32
Family Name
AT32
Maximum Speed
150 MHz
Operating Supply Voltage
1.8|3.3 V
For Use With
ATAVRONEKIT - KIT AVR/AVR32 DEBUGGER/PROGRMMRATNGW100 - KIT AVR32 NETWORK GATEWAYATSTK1000 - KIT STARTER FOR AVR32AP7000
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32AP7002-CTUT
Manufacturer:
Atmel
Quantity:
10 000
10.6.4
Name:
Access Type:
32054F–AVR32–09/09
PLLTEST: PLL Test
PLLCOUNT: PLL Count
PLLMUL: PLL Multiply Factor
PLLDIV: PLL Division Factor
PLLOPT: PLL Option
PLLOSC: PLL Oscillator Select
PLLEN: PLL Enable
PLLTEST
31
23
15
7
-
Reserved for internal use. Always write to 0.
Specifies the number of slow clock cycles before ISR:LOCKn will be set after PLLn has been written, or after PLLn has been
automatically re-enabled after exiting a sleep mode.
These bitfields determine the ratio of the PLL output frequency to the source oscillator frequency:
f
This field should be written to 100.
Other values are reserved.
0: Oscillator 0 is the source for the PLL.
1: Oscillator 1 is the source for the PLL.
0: PLL is disabled.
1: PLL is enabled.
PLL
PLL Control
= (PLLMUL+1)/(PLLDIV+1) • f
30
22
14
6
-
-
PLL0,1
Read/Write
29
21
13
5
-
OSC
28
20
12
4
PLLMUL
PLLDIV
PLLOPT
27
19
11
3
PLLCOUNT
26
18
10
2
PLLOSC
25
17
9
1
AT32AP7002
PLLEN
24
16
8
0
112

Related parts for AT32AP7002-CTUT