mc9s12vr48 Freescale Semiconductor, Inc, mc9s12vr48 Datasheet - Page 302

no-image

mc9s12vr48

Manufacturer Part Number
mc9s12vr48
Description
S12 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
Pulse-Width Modulator (S12PWM8B8CV2)
Shown in
9.4.2.7
The scalable PWM timer also has the option of generating up to 8-channels of 8-bits or 4-channels of
16-bits for greater PWM resolution. This 16-bit channel option is achieved through the concatenation of
two 8-bit channels.
The PWMCTL register contains four control bits, each of which is used to concatenate a pair of PWM
channels into one 16-bit channel. Channels 6 and 7 are concatenated with the CON67 bit, channels 4 and
5 are concatenated with the CON45 bit, channels 2 and 3 are concatenated with the CON23 bit, and
channels 0 and 1 are concatenated with the CON01 bit.
When channels 6 and 7 are concatenated, channel 6 registers become the high order bytes of the double
byte channel, as shown in
registers become the high order bytes of the double byte channel. When channels 2 and 3 are concatenated,
channel 2 registers become the high order bytes of the double byte channel. When channels 0 and 1 are
concatenated, channel 0 registers become the high order bytes of the double byte channel.
When using the 16-bit concatenated mode, the clock source is determined by the low order 8-bit channel
clock select control bits. That is channel 7 when channels 6 and 7 are concatenated, channel 5 when
channels 4 and 5 are concatenated, channel 3 when channels 2 and 3 are concatenated, and channel 1 when
channels 0 and 1 are concatenated. The resulting PWM is output to the pins of the corresponding low order
8-bit channel as also shown in
PPOLx bit of the corresponding low order 8-bit channel as well.
302
E = 100 ns
Clock Source = E, where E = 10 MHz (100 ns period)
Figure 9-20
PPOLx = 0
PWMPERx = 4
PWMDTYx = 1
PWMx Frequency = 10 MHz/8 = 1.25 MHz
PWMx Period = 800 ns
PWMx Duty Cycle = 3/4 *100% = 75%
PWM 16-Bit Functions
Change these bits only when both corresponding channels are disabled.
Figure 9-20. PWM Center Aligned Output Example Waveform
is the output waveform generated.
Figure
Figure
MC9S12VR Family Reference Manual,
Preliminary - Subject to Change Without Notice
9-21. Similarly, when channels 4 and 5 are concatenated, channel 4
9-21. The polarity of the resulting PWM output is controlled by the
DUTY CYCLE = 75%
PERIOD = 800 ns
NOTE
Rev. 2.2
Freescale Semiconductor
E = 100 ns

Related parts for mc9s12vr48