MCF5307AI90B Freescale Semiconductor, MCF5307AI90B Datasheet - Page 412

IC MPU 32BIT COLDF 90MHZ 208FQFP

MCF5307AI90B

Manufacturer Part Number
MCF5307AI90B
Description
IC MPU 32BIT COLDF 90MHZ 208FQFP
Manufacturer
Freescale Semiconductor
Series
MCF530xr
Datasheets

Specifications of MCF5307AI90B

Core Processor
Coldfire V3
Core Size
32-Bit
Speed
90MHz
Connectivity
EBI/EMI, I²C, UART/USART
Peripherals
DMA, POR, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
208-FQFP
Maximum Clock Frequency
90 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
0 C
Family Name
MCF5xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
90MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
3.3V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
208
Package Type
FQFP
Program Memory Size
8KB
Cpu Speed
90MHz
Embedded Interface Type
I2C, UART
Digital Ic Case Style
FQFP
No. Of Pins
208
Supply Voltage Range
3V To 3.6V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5307AI90B
Manufacturer:
FREESCAL
Quantity:
153
Part Number:
MCF5307AI90B
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5307AI90B
Manufacturer:
FREESCALE
Quantity:
20 000
General Operation of External Master Transfers
Table 18-9 defines the cycles for Figure 18-25.
TT[1:0], TM[2:0]
18-24
C2–C3
Cycle
BE/BWE
C1
C4
C5
HOLDREQ
1
2
AS, BR
BG, BD
These signals are driven by the processor for an external master transfer.
Depending on programming, these signals may or may not be driven by the processor.
D[31:0]
BCLKO
SIZ[1:0]
A[31:0]
Table 18-9. Cycles for External Master Burst Line Access to 32-Bit Port
CS
TA
The external device is bus master and asserts HOLDREQ, indicating to the MCF5307 to hold all bus
requests. In other words, BD should not be asserted. The external master drives address, TS, R/W, TT[1:0],
TM[2:0], TIP, and SIZ[1:0] as inputs to the MCF5307. SIZ[1:0] inputs indicate a line transfer. The MCF5307
is not asserting BR.
The MCF5307 decodes the external device’s address and control signals to identify the proper chip-select
and byte-enable assertion. The external device negates TS in C2. Address and R/W are latched in the
MCF5307 on the rising edge of BCLKO in C2. After C2, the address and R/W are ignored for the rest of the
burst transfer.
On the falling edge of BCLKO, the MCF5307 asserts the appropriate chip select for the external device
access along with the appropriate byte enables.
On the rising edge of BCLKO, data is driven onto the bus by the device selected by CS. The MCF5307
asserts TA on the rising edge of BCLKO, indicating the first data transfer is complete.
R/W
TS
TIP
1
1
1
2
2
Figure 18-25. External Master Burst Line Access to 32-Bit Port
C1
C2
Freescale Semiconductor, Inc.
For More Information On This Product,
C3
Go to: www.freescale.com
MCF5307 User’s Manual
C4
C5
External Master
Definition
C6
C7
C8
C9
C10
C11

Related parts for MCF5307AI90B