PEF2256EV22NP Lantiq, PEF2256EV22NP Datasheet - Page 82

PEF2256EV22NP

Manufacturer Part Number
PEF2256EV22NP
Description
Manufacturer
Lantiq
Datasheet

Specifications of PEF2256EV22NP

Number Of Transceivers
1
Screening Level
Industrial
Mounting
Surface Mount
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Lead Free Status / RoHS Status
Supplier Unconfirmed
6.1.13
The following functions are performed:
If programmed and applicable to the selected multiframe format, CRC checking of the
incoming data stream is done by generating check bits for a CRC submultiframe
according to the CRC4 procedure (as defined in ITU-T G.704). These bits are compared
with those check bits that are received during the next CRC submultiframe. If there is at
least one mismatch, the 16-bit CRC error counter is incremented.
6.1.14
The received bit stream is stored in the receive elastic buffer. The memory is organized
as a two-frame elastic buffer with a maximum size of 64
buffer can be configured independently for the receive and transmit direction.
Programming of the receive buffer size is done by SIC1.RBS1/0:
The buffer functions are:
Data Sheet
Synchronization on pulse frame and multiframe
Error indication when synchronization is lost. In this case, AIS is sent automatically
to the system side and remote alarm is sent to the remote end if enabled.
Initiating and controlling of resynchronization after reaching the asynchronous state.
This can be done automatically by the FALC
microprocessor interface.
Detection of remote alarm indication from the incoming data stream.
Separation of service bits and data link bits. This information is stored in status
registers.
Generation of various maskable interrupt statuses of the receiver functions.
Generation of control signals to synchronize the CRC checker, and the receive
elastic buffer.
RBS1/0 = 00: two frame buffer or 512 bits
Maximum of wander amplitude (peak-to-peak): 190 UI (1 UI = 488 ns)
average delay after performing a slip: 1 frame or 256 bits
RBS1/0 = 01: one frame buffer or 256 bits
Maximum of wander amplitude: 100 UI
average delay after performing a slip: 128 bits, (SYPR = output)
RBS1/0 = 10: short buffer or 96 bits
Maximum of wander amplitude: 38 UI
average delay after performing a slip: 48 bits, (SYPR = output)
RBS1/0 = 11: Bypass of the receive elastic buffer
Clock adaption between system clock (SCLKR) and internally generated route clock
(RCLK).
Compensation of input wander and jitter.
Frame alignment between system frame and receive route frame
Framer/Synchronizer (E1)
Receive Elastic Buffer (E1)
82
®
56 or user controlled using the
Functional Description E1
8 bit. The size of the elastic
Rev. 1.1, 2005-06-13
PEF 2256 H/E
FALC
®
56

Related parts for PEF2256EV22NP