PEF2256EV22NP Lantiq, PEF2256EV22NP Datasheet - Page 103

PEF2256EV22NP

Manufacturer Part Number
PEF2256EV22NP
Description
Manufacturer
Lantiq
Datasheet

Specifications of PEF2256EV22NP

Number Of Transceivers
1
Screening Level
Industrial
Mounting
Surface Mount
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Lead Free Status / RoHS Status
Supplier Unconfirmed
6.3.2.4
In slave mode (LIM0.MAS = 0) the DCO-R synchronizes to the recovered route clock. In
case of loss-of-signal (LOS) the DCO-R switches to Master mode automatically. If bit
CMR1.DCS is set, automatic switching from RCLK to SYNC is disabled.
6.3.2.5
Updating of the received signaling information is controlled by the freeze signaling
status. The freeze signaling status is automatically activated if a loss-of-signal or a loss
of CAS multiframe alignment or a receive slip occurs. The internal signaling buffer
RS(16:1) is frozen. Optionally automatic freeze signaling is disabled by setting bit
SIC3.DAF.
6.3.3
The FALC
record code violations, framing bit errors, CRC4-bit errors and CRC4 error events which
are flagged in the different S
in asynchronous state or the Change Of Frame Alignment (COFA). Counting of the
multiframes in the asynchronous state and the COFA parameter is done in a 6/2 bit
counter and is shared with CEC3L/H. Each of the error counters is buffered. Buffer
updating is done in two modes:
In the one-second mode an internal/external one-second timer updates these buffers
and resets the counter to accumulate the error events in the next one-second period.
The error counter cannot overflow. Error events occurring during an error counter reset
are not lost.
6.3.4
The FALC
alarms or error events in the received data:
framing errors, CRC errors, code violations, loss of frame alignment, loss-of-signal,
alarm indication signal, E-bit error, receive and transmit slips.
With a programmable interrupt mask register ESM all these alarms or error events can
generate an errored second interrupt (ISR3.ES) if enabled.
6.3.5
Additionally, a one-second timer interrupt can be generated internally to indicate that the
enabled alarm status bits or the error counters have to be checked. The one-second
timer signal is output on port SEC/FSC (GPC1.CSFP1/0). Optionally synchronization to
Data Sheet
One-second accumulation
On demand by handshake with writing to the DEC register
®
®
Automatic Clock Source Switching
Automatic Freeze Signaling
Error Counters
Errored Second
One-Second Timer
56 offers six error counters where each of them has a length of 16 bit. They
56 supports the error performance monitoring by detecting the following
a
6-bit combinations or the number of received multiframes
103
Functional Description E1
Rev. 1.1, 2005-06-13
PEF 2256 H/E
FALC
®
56

Related parts for PEF2256EV22NP