PEF2256EV22NP Lantiq, PEF2256EV22NP Datasheet - Page 171

PEF2256EV22NP

Manufacturer Part Number
PEF2256EV22NP
Description
Manufacturer
Lantiq
Datasheet

Specifications of PEF2256EV22NP

Number Of Transceivers
1
Screening Level
Industrial
Mounting
Surface Mount
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Lead Free Status / RoHS Status
Supplier Unconfirmed
Figure 57
Note: DR = Dual-Rail interface
7.4.4
The transmit elastic store with a size of max. 2
temporary store for the PCM data to adapt the system clock (SCLKX) to the internally
generated clock for the transmit data, and to retranslate time slot structure used in the
system to that of the line side. Its optimal start position is initiated when programming the
transmit time slot offset values. A difference in the effective data rates of system side and
transmit side lead to an overflow or underflow of the transmit memory. Thus, errors in
data transmission to the remote end occur. This error condition (transmit slip) is reported
to the microprocessor by interrupt status registers.
The received bit stream from pin XDI is optionally stored in the transmit elastic buffer.
The memory is organized as the receive elastic buffer. Programming of the transmit
buffer size is done by SIC1.XBS1/0:
Data Sheet
XBS1/0 = 00: bypass of the transmit elastic buffer
XBS1/0 = 01: one frame buffer or 193 bits
Maximum of wander amplitude (peak-to-peak): (1 UI = 648 ns)
System interface clocking rate: modulo 2.048 MHz:
XL1/
XDOP/
XOID
XL2/
XDON
XCLK
TCLK
(E1: 8MHz)
(T1: 6MHz)
MCLK
DCO-X Digital Controlled Oscillator transmit
Transmit Elastic Buffer (T1/J1)
Transmit Clock System (T1/J1)
DR
DR
Clocking
Unit
D
÷ 4
Pulse Shaper
A
171
E1: 8MHz
T1: 6MHz
Attenuator
Transmit
DCO-X
Jitter
Framer
193 bit (two frames) serves as a
Functional Description T1/J1
Transmit
Elastic
Rev. 1.1, 2005-06-13
Store
PEF 2256 H/E
Internal Clock of
Receive System
Interface
SCLKR
FALC
SCLKX
TCLK
RCLK
ITS10305
XDI
®
56

Related parts for PEF2256EV22NP