PEF2256EV22NP Lantiq, PEF2256EV22NP Datasheet - Page 357

PEF2256EV22NP

Manufacturer Part Number
PEF2256EV22NP
Description
Manufacturer
Lantiq
Datasheet

Specifications of PEF2256EV22NP

Number Of Transceivers
1
Screening Level
Industrial
Mounting
Surface Mount
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Lead Free Status / RoHS Status
Supplier Unconfirmed
Note: Read access to unused register addresses: value should be ignored.
12.2
Transmit FIFO - HDLC Channel 1 (Write)
XFIFO
XFIFO
Writing data to XFIFO of HDLC channel 1 can be done in 8-bit (byte) or 16-bit (word)
access. The LSB is transmitted first.
Up to 32 bytes/16 words of transmit data can be written to the XFIFO following an XPR
interrupt.
Command Register (Write)
Value after reset: 00
CMDR
RMC
RRES
XREP
Data Sheet
Write access to unused register addresses: should be avoided, or set to 00
address range up to AF
defined elsewhere.
XF15
RMC
XF7
Detailed Description of T1/J1 Control Registers
7
7
Receive Message Complete - HDLC Channel 1
Confirmation from CPU to FALC
block has been fetched following an RPF or RME interrupt, thus the
occupied space in the RFIFO can be released. If RMC is given while
RFIFO is already cleared, the next incoming data block is cleared
instantly, although interrupts are generated.
Receiver Reset
The receive line interface except the clock and data recovery unit
(DPLL), the receive framer, the one-second timer and the receive
signaling controller are reset. However the contents of the control
registers is not deleted.
Transmission Repeat - HDLC Channel 1
RRES
H
XREP
H
; must be avoided in address range above AF
XRES
357
XHF
®
56 that the current frame or data
XTF
XME
Rev. 1.1, 2005-06-13
T1/J1 Registers
PEF 2256 H/E
SRES
XF0
XF8
0
0
FALC
H
(00)
(01)
(02)
if not
®
H
56
in

Related parts for PEF2256EV22NP