PEF2256EV22NP Lantiq, PEF2256EV22NP Datasheet - Page 245

PEF2256EV22NP

Manufacturer Part Number
PEF2256EV22NP
Description
Manufacturer
Lantiq
Datasheet

Specifications of PEF2256EV22NP

Number Of Transceivers
1
Screening Level
Industrial
Mounting
Surface Mount
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Lead Free Status / RoHS Status
Supplier Unconfirmed
Interrupt Mask Register 0 to 5 (Read/Write)
Value after reset: FF
IMR0
IMR1
IMR2
IMR3
IMR4
IMR5
IMR(5:0)
Single Bit Defect Insertion Register (Read/Write)
Value after reset: 00
IERR
After setting the corresponding bit, the selected defect is inserted into the transmit data
stream at the next possible position. After defect insertion is completed, the bit is reset
automatically.
IFASE
IMFE
ICRCE
ICASE
IPE
Data Sheet
LLBSC
XPR2
RME
FAR
XSP
ES
7
Interrupt Mask Register
Each interrupt source can generate an interrupt signal on port INT
(characteristics of the output stage are defined by register IPC). A “1”
in a bit position of IMR(5:0) sets the mask active for the interrupt
status in ISR(5:0). Masked interrupt statuses neither generate a
signal on INT, nor are they visible in register GIS. Moreover, they are
- not displayed in the interrupt status register if bit GCR.VIS is cleared
- displayed in the interrupt status register if bit GCR.VIS is set
Note:After reset, all interrupts are disabled.
XPR3
Insert single FAS defect
Insert single multiframe defect
Insert single CRC defect
Insert single CAS defect
Insert single PRBS defect
RDO
SEC
XSN
RFS
LFA
H
H
, FF
H
LMFA16
, FF
IFASE
MFAR
RME2
RME3
T8MS
ALLS
H
, FF
T400MS
H
AIS16
RFS2
RFS3
IMFE
RMB
, FF
XDU
H
245
ICRCE
RDO2
RDO3
RA16
CASC
XMB
AIS
ICASE
ALLS2
ALLS3
CRC4
SUEX
LOS
SA6SC
XDU2
XDU3
XLSC
RSN
RAR
IPE
Rev. 1.1, 2005-06-13
PEF 2256 H/E
RPF2
RPF3
XPR
RSP
RPF
IBV
RA
E1 Registers
0
FALC
(1B)
(14)
(15)
(16)
(17)
(18)
(19)
®
56

Related parts for PEF2256EV22NP