DF70844AD80FPV Renesas Electronics America, DF70844AD80FPV Datasheet - Page 198

IC SUPERH MCU FLASH 112LQFP

DF70844AD80FPV

Manufacturer Part Number
DF70844AD80FPV
Description
IC SUPERH MCU FLASH 112LQFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7080r
Datasheet

Specifications of DF70844AD80FPV

Core Size
32-Bit
Program Memory Size
256KB (256K x 8)
Core Processor
SH-2
Speed
80MHz
Connectivity
EBI/EMI, FIFO, I²C, SCI, SSU
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
76
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
112-LQFP
No. Of I/o's
76
Ram Memory Size
16KB
Cpu Speed
80MHz
Digital Ic Case Style
LQFP
Supply Voltage Range
3V To 3.6V, 4.5V To 5.5V
Embedded Interface Type
I2C, SCI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
R0K570865S001BE - KIT STARTER FOR SH7086R0K570865S000BE - KIT STARTER FOR SH7086HS0005KCU11H - EMULATOR E10A-USB H8S(X),SH2(A)
Eeprom Size
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF70844AD80FPV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
DF70844AD80FPV
Quantity:
5 000
Section 7 User Break Controller (UBC)
7.3.3
BBRA is a 16-bit readable/writable register, which specifies (1) bus master for I bus cycle, (2) L
bus cycle or I bus cycle, (3) instruction fetch or data access, (4) read or write, and (5) operand size
in the break conditions of channel A.
Initial value:
Rev. 3.00 May 17, 2007 Page 140 of 1582
REJ09B0181-0300
Bit
31 to 0 BAMA31 to
Bit
15 to 11 
10
9
8
Note:
R/W:
Bit:
*
These bits are reserved in the mask ROM and ROM-less versions. These bits are always read as 0.
The write value should always be 0.
Bit Name
BAMA 0
Bit Name
CPA2*
CPA1*
CPA0*
Break Bus Cycle Register A (BBRA)
15
R
0
-
14
R
0
-
13
R
0
-
Initial
Value
All 0
Initial
Value
All 0
0
0
0
12
R
0
-
11
R/W
R/W
R
R/W
R
R/W
R/W
R/W
0
-
CPA2* CPA1* CPA0* CDA1* CDA0
R/W
10
0
Description
Break Address Mask A
Specify bits masked in the channel A break address bits
specified by BARA (BAA31 to BAA0).
0: Break address bit BAAn of channel A is included in
1: Break address bit BAAn of channel A is masked and
Note: n = 31 to 0
Description
Reserved
These bits are always read as 0. The write value should
always be 0.
Bus Master Select A for I Bus
Select the bus master when the I bus is selected as the
bus cycle of the channel A break condition. However,
when the L bus is selected as the bus cycle, the setting
of the CPA2 to CPA0 bits is disabled.
000: Condition comparison is not performed
xx1: The CPU cycle is included in the break condition
x1x: The DMAC cycle is included in the break condition
1xx: The DTC cycle is included in the break condition
R/W
9
0
the break condition
is not included in the break condition
R/W
8
0
R/W
7
0
R/W
6
0
IDA1*
R/W
5
0
R/W
IDA0
4
0
RWA1* RWA0 SZA1* SZA0*
R/W
3
0
R/W
2
0
R/W
1
0
R/W
0
0

Related parts for DF70844AD80FPV