AT91SAM7L64-AU Atmel, AT91SAM7L64-AU Datasheet - Page 114

MCU ARM7 64K HS FLASH 128-LQFP

AT91SAM7L64-AU

Manufacturer Part Number
AT91SAM7L64-AU
Description
MCU ARM7 64K HS FLASH 128-LQFP
Manufacturer
Atmel
Series
AT91SAMr
Datasheets

Specifications of AT91SAM7L64-AU

Core Processor
ARM7
Core Size
16/32-Bit
Speed
36MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LCD, POR, PWM, WDT
Number Of I /o
80
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
6K x 8
Voltage - Supply (vcc/vdd)
1.55 V ~ 1.8 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
128-LQFP
Controller Family/series
AT91SAM7xxx
No. Of I/o's
80
Ram Memory Size
6KB
Cpu Speed
36MHz
No. Of Timers
1
Rohs Compliant
Yes
Processor Series
AT91SAMx
Core
ARM7TDMI
Data Bus Width
32 bit
Data Ram Size
6 KB
Interface Type
2-Wire, SPI, USART
Maximum Clock Frequency
36 MHz
Number Of Programmable I/os
80
Number Of Timers
3
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
JTRACE-ARM-2M, MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
AT91SAM-ICE, AT91-ISP, AT91SAM7L-EK
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 4 Channel
For Use With
AT91SAM7L-STK - KIT EVAL FOR AT91SAM7LAT91SAM-ICE - EMULATOR FOR AT91 ARM7/ARM9
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT91SAM7L64-AU
Manufacturer:
Atmel
Quantity:
10 000
17.3.6.6
114
AT91SAM7L128/64 Preliminary
Controlling the Flash Memory Power Supply
The status of the LCD Controller Reset can be seen through the LCDS field in the status regis-
ter, SUPC_ SR.
There are several restrictions concerning the write of the LCDMODE field:
The Supply Controller can be used to switch on or off the power supply of the Flash Memory by
opening or closing the Flash Memory power switch (connected to VDDCORE). This power
switch is controlled by the FLASHON bit of the Supply Controller Mode Register (SUPC_MR).
Before setting FLASHON to 1 or 0, the user needs to program SUPC_FWUT correctly. Based on
this counter the Supply Controller will correctly manage the control of the Flash Memory (refer to
the wake-up time of the Flash Memory in the Electrical Characteristics section of the product
datasheet).
• If LCDMODE is written to 0x2 while it is at 0x0 or 0x1, after the write resynchronization time
• If LCDMODE is written to 0x0 while it is at 0x2, after the write resynchronization time (about 2
• If LCDMODE is written to 0x1 while it is at 0x2, after the write resynchronization time (about 2
• If LCDMODE is written to 0x3 while it is at 0x0 or 0x1, after the write resynchronization time
• If LCDMODE is written to 0x0 while it is at 0x3, after the write resynchronization time (about 2
• If LCDMODE is written to 0x1 while it is at 0x3, after the write resynchronization time (about 2
• The user must check that the previous power supply selection is done before writing
• Writing LCDMODE to 0x2 while it is at 0x3 or writing LCDMODE to 0x3 while it is at 0x2 is
• Before writing LCDMODE to 0x2, the user must ensure that the external power supply is
• Before writing LCDMODE to 0x3, the user must ensure that the external power supply
(about 2 slow clock cycles), the external power supply source is selected by setting the
output signal, lcd_ext_on at 1, then after one slow clock cycle, the reset signal, lcd_nreset is
released.
slow clock cycles), the reset signal, lcd_nreset is asserted, then after one slow clock cycle,
the external power supply source is deselected by resetting the output signal, lcd_ext_on at
0.
slow clock cycles), the Supply Controller waits for the End of Frame, then the reset signal,
lcd_nreset is asserted, then after one slow clock cycle, the external power supply source is
deselected by resetting the output signal, lcd_ext_on at 0.
(about 2 slow clock cycles), the internal power supply source is selected and the embedded
charge pump turned on by setting the output signal, lcd_int_on at 1, then after 15 slow clock
cycles, the reset signal, lcd_nreset is released.
slow clock cycles), the reset signal, lcd_nreset is asserted, then after one slow clock cycle,
the internal power supply source is deselected and the embedded charge pump turned off by
resetting the output signal, lcd_int_on at 0.
slow clock cycles), the Supply Controller waits for the End of Frame, then the reset signal,
lcd_nreset is asserted, then after one slow clock cycle, the internal power supply source is
deselected and the embedded charge pump turned off by resetting the output signal,
lcd_int_on at 0.
LCDMODE again. To do that, the user must check that the LCDS flag has the correct value. If
LCDMODE is written to 0x0 or 0x1, the LCDS flag is reset at 0. If LCDMODE is written to 0x0
or 0x1, the LCDS flag is set at 1.
forbidden and has no effect.
ready and supplies the VDDLCD pad.
doesn’t supply the VDDLCD pad.
6257A–ATARM–20-Feb-08

Related parts for AT91SAM7L64-AU