DF2437FV Renesas Electronics America, DF2437FV Datasheet - Page 692

IC H8S/2437 MCU FLASH 128QFP

DF2437FV

Manufacturer Part Number
DF2437FV
Description
IC H8S/2437 MCU FLASH 128QFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2400r
Datasheets

Specifications of DF2437FV

Core Processor
H8S/2600
Core Size
16-Bit
Speed
20MHz
Connectivity
I²C, SCI
Peripherals
POR, PWM, WDT
Number Of I /o
85
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
128-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF2437FV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
22.2
22.2.1
When the SCK2 to SCK0 bits in SCKCR are set to a value from B'001 to B'010, a transition is
made to clock division mode. In clock division mode, the CPU and on-chip peripheral functions
all operate on the operating clock (1/2 or 1/4) specified by bits SCK2 to SCK0.
Clock division mode is cleared by clearing all of bits SCK2 to SCK0 to 0. A transition is made to
high-speed mode at the end of the bus cycle, and clock division mode is cleared.
If a SLEEP instruction is executed while the SSBY bit in SBYCR is cleared to 0, the chip enters
sleep mode. When sleep mode is cleared by an interrupt, clock division mode is restored.
If a SLEEP instruction is executed while the SSBY bit in SBYCR is set to 1, the chip enters
software standby mode. When software standby mode is cleared by an external interrupt, clock
division mode is restored.
When the RES pin is driven low, the reset state is entered and clock division mode is cleared. The
same applies to a reset caused by a watchdog timer overflow.
When the STBY pin is driven low, a transition is made to hardware standby mode.
22.2.2
Transition to Sleep Mode:
When the SLEEP instruction is executed when the SSBY bit is 0 in SBYCR, the CPU enters sleep
mode. In sleep mode, CPU operation stops but the contents of the CPU’s internal registers are
retained. Other peripheral functions do not stop.
Exiting Sleep Mode:
Sleep mode is exited by any interrupt, or signals at the RES or STBY pin.
• Exiting Sleep Mode by Interrupts
• Exiting Sleep Mode by RES pin
Rev.2.00 May. 28, 2009 Page 652 of 732
REJ09B0059-0200
When an interrupt occurs, sleep mode is exited and interrupt exception handling starts. Sleep
mode is not exited if the interrupt is disabled, or interrupts other than NMI are masked by the
CPU.
Setting the RES pin level low selects the reset state. After the stipulated reset input duration,
driving the RES pin high starts the CPU performing reset exception handling.
Operation
Clock Division Mode
Sleep Mode

Related parts for DF2437FV