S912XEQ384J3MALR Freescale Semiconductor, S912XEQ384J3MALR Datasheet - Page 546

no-image

S912XEQ384J3MALR

Manufacturer Part Number
S912XEQ384J3MALR
Description
S912XEQ Series 16 Bit 50 Mhz 384 KB Flash 24 KB Ram Microcontroller - LQFP-112
Manufacturer
Freescale Semiconductor
Datasheet
Chapter 14 Enhanced Capture Timer (ECT16B8CV3)
Write used in the flag clearing mechanism. Writing a one to the flag clears the flag. Writing a zero will not
affect the current status of the bit.
All bits reset to zero.
TFLG2 indicates when interrupt conditions have occurred. The flag can be cleared via the normal flag
clearing mechanism (writing a one to the flag) or via the fast flag clearing mechanism (Reference TFFCA
bit in
14.3.2.14 Timer Input Capture/Output Compare Registers 0–7
546
Module Base + 0x0010
Module Base + 0x0011
Module Base + 0x0012
Reset
Reset
Reset
Field
TOF
7
Section 14.3.2.6, “Timer System Control Register 1
W
W
W
R
R
R
Bit 15
Bit 15
Timer Overflow Flag — Set when 16-bit free-running timer overflows from 0xFFFF to 0x0000.
Bit 7
15
15
0
0
0
7
When TFFCA = 1, the flag cannot be cleared via the normal flag clearing
mechanism (writing a one to the flag). Reference
System Control Register 1
Figure 14-20. Timer Input Capture/Output Compare Register 0 High (TC0)
Figure 14-22. Timer Input Capture/Output Compare Register 1 High (TC1)
Figure 14-21. Timer Input Capture/Output Compare Register 0 Low (TC0)
Bit 14
Bit 14
Bit 6
14
14
0
0
0
6
MC9S12XE-Family Reference Manual Rev. 1.24
Table 14-18. TFLG2 Field Descriptions
Bit 13
Bit 13
Bit 5
13
13
0
0
0
5
(TSCR1)”.
Bit 12
Bit 12
Bit 4
NOTE
12
12
0
0
0
4
Description
(TSCR1)”).
Bit 11
Bit 11
Bit 3
11
11
0
0
0
3
Section 14.3.2.6, “Timer
Bit 10
Bit 10
Bit 2
10
10
0
0
0
2
Freescale Semiconductor
Bit 9
Bit 1
Bit 9
0
0
0
9
1
9
Bit 8
Bit 0
Bit 8
0
0
0
8
0
8

Related parts for S912XEQ384J3MALR