S912XEQ384J3MALR Freescale Semiconductor, S912XEQ384J3MALR Datasheet - Page 171

no-image

S912XEQ384J3MALR

Manufacturer Part Number
S912XEQ384J3MALR
Description
S912XEQ Series 16 Bit 50 Mhz 384 KB Flash 24 KB Ram Microcontroller - LQFP-112
Manufacturer
Freescale Semiconductor
Datasheet
1. Read: Anytime.
1. Read: Anytime.
2.3.96
2.3.97
Freescale Semiconductor
Address 0x0373
Address 0x0374
Write: Anytime.
Write: Anytime.
RDRL
PERL
Field
Field
Reset
Reset
7-0
7-0
W
W
R
R
Port L reduced drive—Select reduced drive for outputs
This register configures the drive strength of output pins 7 through 0 as either full or reduced independent of the
function used on the pins. If a pin is used as input this bit has no effect.
1 Reduced drive selected (approx. 1/5 of the full drive strength).
0 Full drive strength enabled.
Port L pull device enable—Enable pull devices on input pins
These bits configure whether a pull device is activated, if the associated pin is used as an input. This bit has no effect
if the pin is used as an output. Out of reset all pull devices are enabled.
1 Pull device enabled.
0 Pull device disabled.
RDRL7
PERL7
Port L Reduced Drive Register (RDRL)
Port L Pull Device Enable Register (PERL)
0
1
7
7
Due to internal synchronization circuits, it can take up to 2 bus clock cycles
until the correct value is read on PTL or PTIL registers, when changing the
DDRL register.
RDRL6
PERL6
Figure 2-95. Port L Pull Device Enable Register (PERL)
0
1
6
6
Figure 2-94. Port L Reduced Drive Register (RDRL)
Table 2-91. RDRL Register Field Descriptions
Table 2-92. PERL Register Field Descriptions
MC9S12XE-Family Reference Manual Rev. 1.24
RDRL5
PERL5
0
1
5
5
RDRL4
PERL4
NOTE
0
1
4
4
Description
Description
RDRL3
PERL3
3
0
3
1
Chapter 2 Port Integration Module (S12XEPIMV1)
RDRL2
PERL2
0
1
2
2
Access: User read/write
Access: User read/write
RDRL1
PERL1
0
1
1
1
RDRL0
PERL0
0
1
0
0
171
(1)
(1)

Related parts for S912XEQ384J3MALR