PEF 2054 N V2.1 Infineon Technologies, PEF 2054 N V2.1 Datasheet - Page 88

no-image

PEF 2054 N V2.1

Manufacturer Part Number
PEF 2054 N V2.1
Description
IC INTERFACE CTRLR PCM LCC-44
Manufacturer
Infineon Technologies
Series
EPICr
Datasheet

Specifications of PEF 2054 N V2.1

Function
PCM Interface Controller
Interface
ISDN, PCM
Number Of Circuits
1
Voltage - Supply
5V
Current - Supply
9.5mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
44-LCC
Includes
Board Controller, Channel Switching
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Power (watts)
-
Other names
PEF2054NV2.1XT
PEF2054NV21XK
SP000057916
SP000075438
transmitted directly to the CFI time slot i.e. to the control memory. This value will then be
transmitted repeatedly in each frame until a new value is loaded.
If the 4 bit C/I channel option is selected, the two D channel bits can either be tristated
by the EPIC (decentral D channel handling scheme) or they can be switched
transparently from any 2 bit subtime slot position at the PCM interface (central D channel
handling scheme).
In upstream direction, the P can read the received 4, 6, or 8 bit C/I or Signaling value
directly from the CFI time slot i.e. from the control memory. In addition the
Control/Signaling handler checks all received C/I and Signaling channels for changes.
Upon a change:
– an interrupt is generated,
– the address of the involved CFI time slot is stored in a 9 byte FIFO (CIFIFO) and
– the new value is stored in the control memory.
The CIFIFO serves to buffer the address information in order to increase the P latency
time.
The change detection mechanism is based on a single last look procedure for 4 bit C/I
channels and on a double last look procedure for 6 and 8 bit C/I or Signaling channels.
The single last look period is fixed to 125 s, whereas the double last look period is
programmable from 125 s to 32 ms. The last look period is programmed using the EPIC
timer.
With the single last look procedure, each C/I value change immediately leads to a valid
change and thus to an interrupt.
With the double last look procedure, a C/I or Signaling value change must be detected
two times at the sampling points of the last look interval before a valid change is
recognized and an interrupt is generated.
If the 4 bit C/I channel option is selected, the two D channel bits can either be ignored
by the EPIC (decentral D channel handling scheme) or they can be switched
transparently to any 2 bit subtime slot position at the PCM interface (central D channel
handling scheme).
that particular channel and the message transfer can take place.
Example: the EPIC reads an EOC message out of an IEC-Q (PEB 2091) device.
The Control/Signaling handler can be adjusted to handle the following types of
channels:
• 4 bit C/I channel (IOM-1 and digital IOM-2)
• 6 bit C/I or Signaling channel (analog IOM-2)
• 8 bit Signaling channel (SLD)
In downstream direction, the P can write the 4, 6 or 8 bit C/I or Signaling value to be
Semiconductor Group
88
Application Hints
PEB 2055
PEF 2055

Related parts for PEF 2054 N V2.1