PEF 2054 N V2.1 Infineon Technologies, PEF 2054 N V2.1 Datasheet - Page 101

no-image

PEF 2054 N V2.1

Manufacturer Part Number
PEF 2054 N V2.1
Description
IC INTERFACE CTRLR PCM LCC-44
Manufacturer
Infineon Technologies
Series
EPICr
Datasheet

Specifications of PEF 2054 N V2.1

Function
PCM Interface Controller
Interface
ISDN, PCM
Number Of Circuits
1
Voltage - Supply
5V
Current - Supply
9.5mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
44-LCC
Includes
Board Controller, Channel Switching
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Power (watts)
-
Other names
PEF2054NV2.1XT
PEF2054NV21XK
SP000057916
SP000075438
recommended to program the PCM loop in the control memory (refer to
chapter 5.4.3.1).
If OMDR:PTL is set to logical 1, the test loop is enabled i.e. the physical transmit pins
TxD# are internally connected to the corresponding physical receive pins RxD#, such
that data transmitted over TxD# are internally looped back to RxD# and data externally
received over RxD# are ignored. The TxD# pins still output the contents of the upstream
data memory according to the setting of the tristate field.
PCM Test Loop OMDR:PTL
The PCM test loop function can be used for diagnostic purposes if desired. If however a
“simple” CFI to CFI connection (CFI
Note: This loop back function can only work if the upstream and downstream bit shifts
For normal operation OMDR:PTL should be set to logical 0 (test loop disabled).
Figure 29 illustrates the effect of the PTL bit:
Figure 29
Effect of the OMDR:PTL Bit
Semiconductor Group
match and if the port assignment (PMOD:AIS1 … 0) is such that a logical
transmitter is looped back to a logical receiver (e.g. the PTL loop cannot work in
PCM mode 2!).
From Upstream
Data Memory
To Downstream
Data Memory
EPIC
R
PCM
101
OMDR PTL
:
1
ITS09546
0
CFI loop) shall be established, it is
PCM Interface
TxD#
RxD#
Application Hints
PEB 2055
PEF 2055

Related parts for PEF 2054 N V2.1