Z8018010PSG Zilog, Z8018010PSG Datasheet - Page 167

IC 10MHZ Z180 CMOS ENH MPU 64DIP

Z8018010PSG

Manufacturer Part Number
Z8018010PSG
Description
IC 10MHZ Z180 CMOS ENH MPU 64DIP
Manufacturer
Zilog
Datasheets

Specifications of Z8018010PSG

Processor Type
Z180
Features
8-Bit, Enhanced Z80 Megacell
Speed
10MHz
Voltage
5V
Mounting Type
Through Hole
Package / Case
64-DIP (0.750", 19.05mm)
Processor Series
Z8018xx
Core
Z80
Data Bus Width
8 bit
Maximum Clock Frequency
10 MHz
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
Through Hole
Minimum Operating Temperature
0 C
Core Size
8bit
Cpu Speed
10MHz
Digital Ic Case Style
DIP
No. Of Pins
64
Supply Voltage Range
4.5V To 5.5V
Operating Temperature Range
0°C To +70°C
Svhc
No SVHC (18-Jun-2010)
Base Number
8018010
Rohs Compliant
Yes
Clock Frequency
10MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-3889
Z8018010PSG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8018010PSG
Manufacturer:
Zilog
Quantity:
40
152
UM005003-0703
Z8018x
Family MPU User Manual
CSI/O Operation Timing Notes
CSI/O Operation Notes
c. Poll the RE bit in CNTR until RE =
d. Read the receive data from TRDR.
e. Repeat steps 2 to 4 for each receive data byte.
Receive–Interrupts
a. Poll the RE bit in CNTR until RE is
b. Set the RE and EIE bits in CNTR to
c. When the receive interrupt occurs read the receive data from
d. Set the RE bit in CNTR to
e. Repeat steps 3 and 4 for each receive data byte.
Transmitter clocking and receiver sampling timings are different from
internal and external clocking modes. Figure 59 to Figure 62 illustrate
CSI/O Transmit/Receive Timing.
The transmitter and receiver is disabled TE and RE
initializing or changing the baud rate.
Disable the transmitter and receiver (TE and RE =
initializing or changing the baud rate. When changing the baud rate
after completion of transmission or reception, a delay of at least one
bit time is required before baud rate modification.
When RE or TE is cleared to
or transmit operation is immediately terminated. Normally, TE or RE
is only cleared to
Simultaneous transmission and reception is not possible. Thus, TE
and RE are not both
TRDR.
0
when EF is
1
at the same time.
0
1
by software, a corresponding receive
1
.
.
0
0
1
.
.
.
0
= 0
) before
) when

Related parts for Z8018010PSG