Z8018010PSG Zilog, Z8018010PSG Datasheet - Page 10

IC 10MHZ Z180 CMOS ENH MPU 64DIP

Z8018010PSG

Manufacturer Part Number
Z8018010PSG
Description
IC 10MHZ Z180 CMOS ENH MPU 64DIP
Manufacturer
Zilog
Datasheets

Specifications of Z8018010PSG

Processor Type
Z180
Features
8-Bit, Enhanced Z80 Megacell
Speed
10MHz
Voltage
5V
Mounting Type
Through Hole
Package / Case
64-DIP (0.750", 19.05mm)
Processor Series
Z8018xx
Core
Z80
Data Bus Width
8 bit
Maximum Clock Frequency
10 MHz
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
Through Hole
Minimum Operating Temperature
0 C
Core Size
8bit
Cpu Speed
10MHz
Digital Ic Case Style
DIP
No. Of Pins
64
Supply Voltage Range
4.5V To 5.5V
Operating Temperature Range
0°C To +70°C
Svhc
No SVHC (18-Jun-2010)
Base Number
8018010
Rohs Compliant
Yes
Clock Frequency
10MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-3889
Z8018010PSG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8018010PSG
Manufacturer:
Zilog
Quantity:
40
Figure 49. TEND0 Output Timing Diagram . . . . . . . . . . . . . . . . . . .108
Figure 50. DMA Interrupt Request Generation . . . . . . . . . . . . . . . . .114
Figure 51. NMI and DMA Operation Timing Diagram . . . . . . . . . . .115
Figure 52. ASCI Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . .117
Figure 53. DCD0 Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . .139
Figure 54. RTS0 Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . .140
Figure 55. ASCI Interrupt Request Circuit Diagram . . . . . . . . . . . . .140
Figure 56. ASCI Clock . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .141
Figure 57. CSI/O Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . .147
Figure 58. CSI/O Interrupt Request Generation . . . . . . . . . . . . . . . . .151
Figure 59. Transmit Timing Diagram–Internal Clock . . . . . . . . . . . .153
Figure 60. Transmit Timing–External Clock . . . . . . . . . . . . . . . . . . .154
Figure 61. CSI/O Receive Timing–Internal Clock . . . . . . . . . . . . . . .155
Figure 62. CSI/O Receive Timing–External Clock . . . . . . . . . . . . . .156
Figure 63. PRT Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . .157
Figure 64. Timer Initialization, Count Down, and Reload
Figure 65. Timer Output Timing Diagram . . . . . . . . . . . . . . . . . . . . .164
Figure 66. PRT Interrupt Request Generation . . . . . . . . . . . . . . . . . .164
Figure 67. E Clock Timing Diagram (During Read/Write Cycle
Figure 68. E Clock Timing in BUS RELEASE Mode . . . . . . . . . . . .167
Figure 69. E Clock Timing in SLEEP Mode and
Figure 70. External Clock Interface . . . . . . . . . . . . . . . . . . . . . . . . . .169
Figure 71. Clock Generator Circuit . . . . . . . . . . . . . . . . . . . . . . . . . .170
Figure 72. Circuit Board Design Rules . . . . . . . . . . . . . . . . . . . . . . .170
Figure 73. Example of Board Design . . . . . . . . . . . . . . . . . . . . . . . . .171
Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .163
and Interrupt Acknowledge Cycle . . . . . . . . . . . . . . . . . .167
SYSTEM STOP Mode . . . . . . . . . . . . . . . . . . . . . . . . . . .168
Family MPU User Manual
UM005003-0703
Z8018x
xi

Related parts for Z8018010PSG