MCF5282CVM80 Freescale Semiconductor, MCF5282CVM80 Datasheet - Page 632

IC MPU 512K 80MHZ 256-MAPBGA

MCF5282CVM80

Manufacturer Part Number
MCF5282CVM80
Description
IC MPU 512K 80MHZ 256-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF528xr
Datasheet

Specifications of MCF5282CVM80

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
80MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, SPI, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
150
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
256-MAPBGA
Controller Family/series
ColdFire
Ram Memory Size
64KB
Embedded Interface Type
CAN, I2C, SPI, UART
No. Of Pwm Channels
8
Digital Ic Case Style
MAPBGA
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5282CVM80
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
MCF5282CVM80
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
MCF5282CVM80
Quantity:
4
Part Number:
MCF5282CVM80J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Debug Support
Table 30-12
Figure 30-9
Table 30-13
30.4.7
The TDR, shown in
corresponds with the ABHR/ABLR/AATR, PBR/PBMR, and DBR/DBMR registers within the debug
module. The TDR controls the actions taken under the defined conditions. Breakpoint logic may be
configured as a one- or two-level trigger. TDR[31–16] define the second-level trigger and bits 15–0 define
the first-level trigger.
30-14
DRc[4–0]
31–0
31–0 Address PC breakpoint address. The 32-bit address to be compared with the PC as a breakpoint trigger.
Bits
Bits
DRc[4–0]
Reset
Field
R/W Write. PC breakpoint register is accessible in supervisor mode using the WDEBUG instruction and through
Reset
Field
R/W
Name
Mask
Trigger Definition Register (TDR)
Name
shows PBMR.
the BDM port using the
Set
describes PBR fields.
describes PBMR fields.
31
31
Descriptions.”
Write. PBMR is accessible in supervisor mode as debug control register 0x09 using the WDEBUG
PC breakpoint mask. A zero in a bit position causes the corresponding PBR bit to be compared to the
appropriate PC bit. Set PBMR bits cause PBR bits to be ignored.
Figure 30-10. Program Counter Breakpoint Mask Register (PBMR)
Table
Figure 30-9. Program Counter Breakpoint Register (PBR)
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3
30-11, configures the operation of the hardware breakpoint logic that
instruction and via the BDM port using the wdmreg command.
RDMREG
Table 30-13. PBMR Field Descriptions
Table 30-12. PBR Field Descriptions
and
WDMREG
commands using values shown in
Program Counter
0x08 (PBR)
Description
Description
Mask
0x09
Section 30.5.3.3, “Command
Freescale Semiconductor
0
0

Related parts for MCF5282CVM80