MCF5282CVM80 Freescale Semiconductor, MCF5282CVM80 Datasheet - Page 301

IC MPU 512K 80MHZ 256-MAPBGA

MCF5282CVM80

Manufacturer Part Number
MCF5282CVM80
Description
IC MPU 512K 80MHZ 256-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF528xr
Datasheet

Specifications of MCF5282CVM80

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
80MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, SPI, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
150
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
256-MAPBGA
Controller Family/series
ColdFire
Ram Memory Size
64KB
Embedded Interface Type
CAN, I2C, SPI, UART
No. Of Pwm Channels
8
Digital Ic Case Style
MAPBGA
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5282CVM80
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
MCF5282CVM80
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
MCF5282CVM80
Quantity:
4
Part Number:
MCF5282CVM80J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
16.4.1
SARn, shown in
Freescale Semiconductor
1
Channel
The DMA module originally supported a left-justified 16-bit byte count register (BCR). This function was later
reimplemented as a right-justified 24-bit BCR. The operation of the DMA and the interpretation of the BCR is controlled
by the MPARK[BCR24BIT]. See
DMA
0
1
2
3
Source Address Registers (SAR0–SAR3)
IPSBAR
0x1CC
0x1CC
Offset
0x10C
0x10C
0x14C
0x14C
0x18C
0x18C
0x1C0
0x1C4
0x1C8
0x1D0
0x100
0x104
0x108
0x110
0x140
0x144
0x148
0x150
0x180
0x184
0x188
0x190
Figure
Table 16-2. Memory Map for DMA Controller Module Registers
DMA status register 0
DMA status register 1
DMA status register 2
DMA status register 3
(DSR0) [p. 16-10]
(DSR1) [p. 16-10]
(DSR2) [p. 16-10]
(DSR3) [p. 16-10]
16-4, contains the address from which the DMA controller requests data.
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3
Byte count register 0 (BCR24BIT = 0)
Byte count register 1 (BCR24BIT = 0)
Byte count register 2 (BCR24BIT = 0)
Byte count register 3 (BCR24BIT = 0)
Reserved
Reserved
Reserved
Reserved
[31:24]
Section 8.5.3, “Bus Master Park Register
Destination address register 0 (DAR0) [p. 16-6]
Destination address register 1 (DAR1) [p. 16-6]
Destination address register 2 (DAR2) [p. 16-6]
Destination address register 3 (DAR3) [p. 16-6]
Source address register 0 (SAR0) [p. 16-5]
Source address register 1 (SAR1) [p. 16-5]
Source address register 2 (SAR2) [p. 16-5]
Source address register 3 (SAR3) [p. 16-5]
DMA control register 0 (DCR0) [p. 16-7]
DMA control register 1 (DCR1) [p. 16-7]
DMA control register 2 (DCR2) [p. 16-7]
DMA control register 3 (DCR3) [p. 16-7]
Byte count register 0 (BCR24BIT = 1)
Byte count register 2 (BCR24BIT = 1)
[23:16]
Byte count register 1 (BCR24BIT = 1)
Byte count register 3 (BCR24BIT = 1)
1
1
1
1
(MPARK)" for more details.
Reserved
Reserved
Reserved
Reserved
[15:8]
Reserved
Reserved
Reserved
Reserved
1
1
1
1
(BCR3) [p. 16-7]
(BCR0) [p. 16-7]
(BCR1) [p. 16-7]
(BCR2) [p. 16-7]
DMA Controller Module
[7:0]
16-5

Related parts for MCF5282CVM80