PIC18C858-E/L Microchip Technology, PIC18C858-E/L Datasheet - Page 70

no-image

PIC18C858-E/L

Manufacturer Part Number
PIC18C858-E/L
Description
IC MCU OTP 16KX16 CAN 84PLCC
Manufacturer
Microchip Technology
Series
PIC® 18Cr

Specifications of PIC18C858-E/L

Core Processor
PIC
Core Size
8-Bit
Speed
40MHz
Connectivity
CAN, I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Number Of I /o
68
Program Memory Size
32KB (16K x 16)
Program Memory Type
OTP
Ram Size
1.5K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
84-PLCC
For Use With
AC164310 - MODULE SKT FOR PM3 84PLCCDVA18XL840 - ADAPTER DEVICE ICE 84PLCCAC174012 - MODULE SKT PROMATEII 84PLCC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Other names
PIC18C858E/L

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18C858-E/L
Manufacturer:
Microchip Technology
Quantity:
10 000
PIC18CXX8
5.2.3
The long write must be terminated by a RESET or any
interrupt.
The interrupt source must have its interrupt enable bit
set. When the source sets its interrupt flag, program-
ming will terminate. This will occur regardless of the
settings of interrupt priority bits, the GIE/GIEH bit or the
PIE/GIEL bit.
Depending on the states of interrupt priority bits, the
GIE/GIEH bit or the PIE/GIEL bit, program execution
can either be vectored to the high or low priority Inter-
rupt Service Routine (ISR), or continue execution from
where programming commenced.
In either case, the interrupt flag will not be cleared
when programming is terminated and will need to be
cleared by the software.
TABLE 5-2:
DS30475A-page 70
(default)
(default)
(default)
GIEH
GIE/
X
X
0
0
1
0
1
LONG WRITE INTERRUPTS
(default)
(default)
(default)
GIEL
PIE/
X
X
0
1
0
1
0
SLEEP MODE, INTERRUPT ENABLE BITS AND INTERRUPT RESULTS
high priority
high priority
(default)
(default)
Priority
low
low
X
X
X
1
0
0
1
Interrupt
(default)
Advanced Information
Enable
0
1
1
1
1
1
1
Interrupt
Flag
X
0
1
1
1
1
1
5.3
If a write is terminated by an unplanned event such as
loss of power, an unexpected RESET, or an interrupt
that was not disabled, the memory location just pro-
grammed should be verified and reprogrammed if
needed.
Long write continues even if interrupt flag
becomes set during SLEEP.
Long write continues, will wake when
the interrupt flag is set.
Terminates long write, executes next instruction.
Interrupt flag not cleared.
Terminates long write, executes next instruction.
Interrupt flag not cleared.
Terminates long write, executes next instruction.
Interrupt flag not cleared.
Terminates long write, branches to low priority
interrupt vector.
Interrupt flag can be cleared by ISR.
Terminates long write, branches to high priority
interrupt vector.
Interrupt flag can be cleared by ISR.
Unexpected Termination of Write
Operations
 2000 Microchip Technology Inc.
Action

Related parts for PIC18C858-E/L