DS26514G Maxim Integrated, DS26514G Datasheet - Page 100

no-image

DS26514G

Manufacturer Part Number
DS26514G
Description
Network Controller & Processor ICs
Manufacturer
Maxim Integrated
Datasheet

Specifications of DS26514G

Part # Aliases
90-26514-G00

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS26514G+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS26514GN
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS26514GN+
Manufacturer:
Maxim
Quantity:
72
Part Number:
DS26514GN+
Manufacturer:
MAXIM
Quantity:
50
Part Number:
DS26514GN+
Manufacturer:
Maxim Integrated
Quantity:
10 000
9.13 Bit Error-Rate Test Function (BERT)
The BERT (Bit Error Rate Tester) block can generate and detect both pseudorandom and repeating bit patterns. It
is used to test and stress data-communication links. BERT functionality is dedicated for each of the transceivers.
The registers related to the configure, control, and status of the BERT are shown in
Table 9-44. Registers Related to Configure, Control, and Status of BERT
Global BERT Interrupt Status
Register 1 (GBISR1)
Global BERT Interrupt Mask Register
1 (GBIMR1)
Receive Expansion Port Control
Register (RXPC)
Receive BERT Port Bit Suppress
Register (RBPBS)
Receive BERT Port Channel Select
Registers 1 to 4 (RBPCS1-4)
Transmit Expansion Port Control
Register (TXPC)
Transmit BERT Port Bit Suppress
Register (TBPBS)
Transmit BERT Port Channel Select
Registers 1 to 4 (TBPCS1-4)
BERT Alternating Word Count Rate
Register (BAWC)
BERT Repetitive Pattern Set Register
1 (BRP1)
BERT Repetitive Pattern Set Register
2 (BRP2)
BERT Repetitive Pattern Set Register
3 (BRP3)
BERT Repetitive Pattern Set Register
4 (BRP4)
BERT Control Register 1 (BC1)
BERT Control Register 2 (BC2)
BERT Bit Count Register 1 (BBC1)
BERT Bit Count Register 2 (BBC2)
BERT Bit Count Register 3 (BBC3)
BERT Bit Count Register 4 (BBC4)
BERT Error Count Register 1 (BEC1)
BERT Error Count Register 2 (BEC2)
BERT Error Count Register 3 (BEC3)
BERT Latched Status Register (BSR)
BERT Status Interrupt Mask Register
(BSIM)
BERT Control Register 3
BERT Real-Time Status Register
(BRSR)
BERT Latched Status Register 1
(BLSR1)
BERT Status Interrupt Mask Register
1
BERT Latched Status Register 2
(BLSR2)
19-5856; Rev 4; 5/11
(BSIM1)
REGISTER
(BC3)
0D4h, 0D5h, 0D6h,
1D4h, 1D5h, 1D6h,
ADDRESSES
FRAMER 1
110Ch
110Dh
110Ah
110Bh
110Eh
1100h
1101h
1102h
1103h
1104h
1105h
1106h
1107h
1108h
1109h
110Fh
1400h
1401h
1402h
1403h
1404h
0FAh
0FDh
0D7h
1D7h
08Ah
08Bh
18Ah
18Bh
When any of the 8 BERTs issue an interrupt, a bit
will be set.
When any of the 8 BERTs issue an interrupt, a bit
will be set.
Enable for the receiver BERT.
Bit suppression for the receive BERT.
Channels to be enabled for the Framer to accept
data from the BERT pattern generator
Enable for the transmitter BERT.
Bit suppression for the transmit BERT.
Channels to be enabled for the framer to accept
data from the transmit BERT pattern generator.
BERT alternating pattern count register.
BERT repetitive pattern set register 1.
BERT repetitive pattern set register 2.
BERT repetitive pattern set register 3.
BERT repetitive pattern set register 4.
Pattern selection and misc control
BERT bit pattern length control
Increments for BERT bit clocks.
BERT bit counter.
BERT bit counter.
BERT bit counter.
BERT error counter.
BERT error counter.
BERT error counter.
Denotes synchronization loss and other status.
BERT interrupt mask.
Pattern selection and misc control
Denotes synchronization loss and other status.
Denotes synchronization loss and other status.
BERT interrupt mask.
BERT error status.
DS26514 4-Port T1/E1/J1 Transceiver
Table
FUNCTION
9-44.
100 of 305

Related parts for DS26514G