MC9S12C128VFU Freescale Semiconductor, MC9S12C128VFU Datasheet - Page 116

MC9S12C128VFU

Manufacturer Part Number
MC9S12C128VFU
Description
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC9S12C128VFU

Cpu Family
HCS12
Device Core Size
16b
Frequency (max)
25MHz
Interface Type
CAN/SCI/SPI
Program Memory Type
Flash
Program Memory Size
128KB
Total Internal Ram Size
4KB
# I/os (max)
60
Number Of Timers - General Purpose
8
Operating Supply Voltage (typ)
2.5/5V
Operating Supply Voltage (max)
2.75/5.5V
Operating Supply Voltage (min)
2.35/2.97V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 105C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
80
Package Type
PQFP
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12C128VFUE
Manufacturer:
Freescale
Quantity:
38 000
Part Number:
MC9S12C128VFUE
Manufacturer:
FREESCALE
Quantity:
2 100
Part Number:
MC9S12C128VFUE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12C128VFUE
Manufacturer:
FREESCALE
Quantity:
2 100
Chapter 3 Module Mapping Control (MMCV4) Block Description
3.3.2.4
Read: Anytime
Write: As stated in each bit description
This register initializes miscellaneous control functions.
116
Module Base + 0x0013
Starting address location affected by INITRG register setting.
1. The reset state of this bit is determined at the chip integration level.
EXSTR[1:0]
Reset: Special Test
ROMHM
ROMON
Reset: Expanded
Reset: Peripheral
Field
3:2
or Single Chip
1
0
or Emulation
External Access Stretch Bits 1 and 0
Write: once in normal and emulation modes and anytime in special modes
This two-bit field determines the amount of clock stretch on accesses to the external address space as shown in
Table
FLASH EEPROM or ROM Only in Second Half of Memory Map
Write: once in normal and emulation modes and anytime in special modes
0 The fixed page(s) of FLASH EEPROM or ROM in the lower half of the memory map can be accessed.
1 Disables direct access to the FLASH EEPROM or ROM in the lower half of the memory map. These physical
ROMON — Enable FLASH EEPROM or ROM
Write: once in normal and emulation modes and anytime in special modes
This bit is used to enable the FLASH EEPROM or ROM memory in the memory map.
0 Disables the FLASH EEPROM or ROM from the memory map.
1 Enables the FLASH EEPROM or ROM in the memory map.
Miscellaneous System Control Register (MISC)
locations of the FLASH EEPROM or ROM remain accessible through the program page window.
Writes to this register take one cycle to go into effect.
W
R
3-6. In single chip and peripheral modes these bits have no meaning or effect.
0
0
0
0
7
Figure 3-6. Miscellaneous System Control Register (MISC)
= Unimplemented or Reserved
0
0
0
0
6
Table 3-5. INITEE Field Descriptions
MC9S12C-Family / MC9S12GC-Family
0
0
0
0
5
Rev 01.24
NOTE
Description
0
0
0
0
4
EXSTR1
1
1
1
3
EXSTR0
1
1
1
2
Freescale Semiconductor
ROMHM
0
0
0
1
ROMON
0
1
0
1

Related parts for MC9S12C128VFU