FW82801DBM S L6DN Intel, FW82801DBM S L6DN Datasheet - Page 230

no-image

FW82801DBM S L6DN

Manufacturer Part Number
FW82801DBM S L6DN
Description
Manufacturer
Intel
Datasheet

Specifications of FW82801DBM S L6DN

Lead Free Status / RoHS Status
Not Compliant
Functional Description
230
Table 5-85. Process Call Protocol without PEC
Note: For process call command, the value written into bit 0 of the Transmit Slave Address Register
Process Call
The process call is so named because a command sends data and waits for the slave to return a
value dependent on that data. The protocol is simply a Write Word followed by a Read Word, but
without a second command or stop condition.
When programmed for the Process Call command, the ICH4 transmits the Transmit Slave Address,
Host Command, DATA0 and DATA1 registers. Data received from the device is stored in the
DATA0 and DATA1 registers. The Process Call command with I2C_EN set and the PEC_EN bit
set produces undefined results. Software must force either I2C_EN or PEC_EN to 0 when running
this command. The format of the protocol is shown in
(SMB I/O register, offset 04h) needs to be 0.
(Skip This step if I2C_EN bit set)
(Skip This step if I2C_EN bit set)
20–27
29–36
39–45
48–55
57–64
11–18
2–8
Bit
10
19
28
37
38
46
47
56
65
66
1
9
Start
Slave Address - 7 bits
Write
Acknowledge from Slave
Command code - 8 bits
Acknowledge from slave
Data byte Low - 8 bits
Acknowledge from slave
Data Byte High - 8 bits
Acknowledge from slave
Repeated Start
Slave Address - 7 bits
Read
Acknowledge from slave
Data Byte Low from slave - 8 bits
Acknowledge
Data Byte High from slave - 8 bits
NOT acknowledge
Stop
Description
Table 5-85
Intel
and
®
82801DBM ICH4-M Datasheet
Table
5-86.

Related parts for FW82801DBM S L6DN