FW82801DBM S L6DN Intel, FW82801DBM S L6DN Datasheet - Page 102

no-image

FW82801DBM S L6DN

Manufacturer Part Number
FW82801DBM S L6DN
Description
Manufacturer
Intel
Datasheet

Specifications of FW82801DBM S L6DN

Lead Free Status / RoHS Status
Not Compliant
Functional Description
5.5
5.5.1
102
Figure 5-10. DMA Serial Channel Passing Protocol
PCI DMA
ICH4 provides support for the PC/PCI DMA protocol. PC/PCI DMA uses dedicated REQUEST
and GRANT signals to permit PCI devices to request transfers associated with specific DMA
channels. Upon receiving a request and getting control of the PCI bus, the ICH4 performs a two-
cycle transfer. For example, if data is to be moved from the peripheral to main memory, the ICH4
will first read data from the peripheral and then write it to main memory. The location in main
memory is the Current Address registers in the 8237.
ICH4 supports up to two PC/PCI REQ/GNT pairs, REQ[A:B]# and GNT[A:B]#. A 16-bit register
is included in the ICH4 Function 0 configuration space at offset 90h. It is divided into seven 2-bit
fields that are used to configure the seven DMA channels. Each DMA channel can be configured to
one of two options:
It is not possible for a particular DMA channel to be configured for more than one style of DMA;
however, the seven channels can be programmed independently. For example, channel 3 could be
set up for PC/PCI and channel 5 set up for LPC DMA.
The ICH4 REQ[A:B]# and GNT[A:B]# can be configured for support of a PC/PCI DMA
Expansion agent. The PCI DMA Expansion agent can then provide DMA service or ISA Bus
Master service using the ICH4 DMA controller. The REQ#/GNT# pair must follow the PC/PCI
serial protocol described below.
PCI DMA Expansion Protocol
The PCI expansion agent must support the PCI expansion Channel Passing Protocol defined in
Figure 5-10
The requesting device must encode the channel request information as shown above, where CH0–
CH7 are one clock active high states representing DMA channel requests 0–7.
ICH4 encodes the granted channel on the GNT# line as shown above, where the bits have the same
meaning as shown in
grants DMA channel 1 to the requesting device, and the sequence [start, bit 0, bit 1, bit 2]=[0,0,1,1]
grants DMA channel 6 to the requesting device.
LPC DMA
PC/PCI style DMA using the REQ/GNT signals
PCICLK
REQ#
GNT#
for both the REQ# and GNT# pins.
Start CH0 CH1 CH2 CH3 CH4 CH5 CH6 CH7
Figure
5-10. For example, the sequence [start, bit 0, bit 1, bit 2]=[0,1,0,0]
Intel
®
82801DBM ICH4-M Datasheet
Start
Bit0
Bit1
Bit2

Related parts for FW82801DBM S L6DN