ATXMEGA32A4-CUR Atmel, ATXMEGA32A4-CUR Datasheet - Page 64

MCU AVR 32+4 FLASH 49VFBGA

ATXMEGA32A4-CUR

Manufacturer Part Number
ATXMEGA32A4-CUR
Description
MCU AVR 32+4 FLASH 49VFBGA
Manufacturer
Atmel
Series
AVR® XMEGAr
Datasheets

Specifications of ATXMEGA32A4-CUR

Core Processor
AVR
Core Size
8/16-Bit
Speed
32MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
34
Program Memory Size
32KB (16K x 16)
Program Memory Type
FLASH
Eeprom Size
2K x 8
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
1.6 V ~ 3.6 V
Data Converters
A/D 12x12b, D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
49-VFBGA
For Use With
ATAVRONEKIT - KIT AVR/AVR32 DEBUGGER/PROGRMMRATSTK600 - DEV KIT FOR AVR/AVR32770-1007 - ISP 4PORT ATMEL AVR MCU SPI/JTAG770-1004 - ISP 4PORT FOR ATMEL AVR MCU SPI
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATXMEGA32A4-CUR
Manufacturer:
Atmel
Quantity:
10 000
5.15
5.16
5.17
Table 5-13.
8077H–AVR–12/09
Address
Address
+0x00
+0x01
+0x02
+0x03
+0x04
+0x05
+0x06
+0x07
+0x10
+0x20
+0x30
+0x40
+0x0A
+0x0B
+0x0C
+0x0D
+0x0E
+0x00
+0x01
+0x02
+0x03
+0x04
+0x05
+0x06
+0x07
+0x08
+0x09
+0x0F
Offset
0x00
0x02
0x04
0x06
Register Summary – DMA Controller
Register Summary – DMA Channel
DMA Interrupt Vector Summary
Name
Name
DESTADDR0
DESTADDR1
DESTADDR2
SRCADDR0
SRCADDR1
SRCADDR2
INTFLAGS
CH0 Offset
CH1 Offset
CH2 Offset
CH3 Offset
DMA Interrupt vectors and their word offset addresses from the DMA Controller interrupt base
ADDCTRL
TRFCNTH
Reserved
Reserved
Reserved
TRIGSRC
TRFCNTL
Reserved
Reserved
Reserved
STATUS
REPCNT
TEMPH
TEMPL
CTRLA
CTRLB
CTRL
CH3ERRIF
CH3BUSY
CH0_vect
CH1_vect
CH2_vect
CH3_vect
ENABLE
CHBUSY
Source
Bit 7
Bit 7
CHEN
-
-
-
-
-
-
SRCRELOAD[1:0]
CH2ERRIF
CH2BUSY
CHPEND
RESET
CHRST
Bit 6
Bit 6
-
-
-
-
-
-
Interrupt Description
DMA Controller Channel 0 Interrupt vector
DMA Controller Channel 1 Interrupt vector
DMA Controller Channel 2 Interrupt vector
DMA Controller Channel 3 Interrupt vector
CH1ERRIF
CH1BUSY
REPEAT
Bit 5
Bit 5
ERRIF
-
-
-
-
-
-
-
SRCDIR[1:0]
Offset address for DMA Channel 0
Offset address for DMA Channel 0
Offset address for DMA Channel 0
Offset address for DMA Channel 0
CH0ERRIF
CH0BUSY
TRFREQ
Bit 4
TRNIF
Bit 4
-
-
-
-
-
-
-
DESTADDR[23:16]
SRCADDR[23:16]
DESTADDR[15:8]
SRCADDR[15:8]
DESTADDR[7:0]
SRCADDR[7:0]
TRIGSRC[7:0]
TRFCNT[15:8]
TRFCNT[7:0]
REPCNT[7:0]
TEMP[15:8]
TEMP[7:0]
CH3TRNFIF
CH3PEND
Bit 3
Bit 3
DESTRELOAD[1:0]
-
-
-
-
-
-
-
DBUFMODE[1:0]
ERRINTLVL[1:0]
CH2TRNFIF
CH2PEND
SINGLE
Bit 2
Bit 2
-
-
-
-
-
-
CH1TRNFIF
CH1PEND
Bit 1
Bit 1
-
-
-
-
-
-
TRNINTLVL[1:0]
PRIMODE[1:0]
DESTDIR[1:0]
BURSTLEN
CH0TRNFIF
CH0PEND
XMEGA A
Bit 0
Bit 0
-
-
-
-
-
-
Page
Page
53
54
54
55
54
55
56
57
58
61
60
61
62
62
61
63
62
62
64

Related parts for ATXMEGA32A4-CUR