pxf4333 Infineon Technologies Corporation, pxf4333 Datasheet - Page 100

no-image

pxf4333

Manufacturer Part Number
pxf4333
Description
Abm 3g Atm Buf Fer Manager
Manufacturer
Infineon Technologies Corporation
Datasheet
4
4.1
The following actions are recommended to be performed after reset to prepare the
ABM-3G chip for operation:
Basic settings
• Configure clocking system (DPLLs)
• Check register reset values
• Initialize SDRAM
• Reset internal tables (RAM)
ABM-3G diagnostic possibilities
• Check all internal RAM and register values
• Check external RAM
Data path setting and initial queueing and scheduling initialization
• Set MODE1 and MODE2 registers
• Configure UTOPIA Interfaces: modes, number of PHYs
• Set global thresholds
• Initialize traffic class tables
• Set interrupt mask registers
• Programming of Scheduler output rates
• Programming of Empty Cell Rate generator
• Programming of Common Real Time Queue rate
• Assignment of Scheduler Blocks to PHYs at switch egress side
• Assignment of Scheduler Blocks to switch outputs at ingress side
Refer to the detailed register descriptions in
necessary initializations.
4.2
To set up a connection, the complete table structure must be established:
LCI → QID → SBID and
LCI → QID → TCID
(see
formed (see below). Depending on the traffic class, special functions must be enabled;
for example: EPD/PPD for UBR.
Data Sheet
(Uni-directional Mode or Bi-directional Mode)
Figure
Operational Description
Basic Device Initialization
Basic Traffic Management Initialization
4-1). Additionally, bandwidth and buffer space reservations must be per-
100
Chapter 7
for a complete picture of the
Operational Description
PXF 4333 V1.1
2001-12-17
ABM-3G

Related parts for pxf4333