M30290FAHP#U5A Renesas Electronics America, M30290FAHP#U5A Datasheet - Page 241

IC M16C/29 MCU FLASH 96K 80LQFP

M30290FAHP#U5A

Manufacturer Part Number
M30290FAHP#U5A
Description
IC M16C/29 MCU FLASH 96K 80LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/Tiny/29r
Datasheet

Specifications of M30290FAHP#U5A

Core Processor
M16C/60
Core Size
16-Bit
Speed
20MHz
Connectivity
CAN, I²C, IEBus, SIO, UART/USART
Peripherals
DMA, POR, PWM, Voltage Detect, WDT
Number Of I /o
71
Program Memory Size
96KB (96K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 27x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
80-LQFP
For Use With
R0K330290S000BE - KIT EVAL STARTER FOR M16C/29M30290T2-CPE - EMULATOR COMPACT M16C/26A/28/29M30290T2-CPE-HP - EMULATOR COMPACT FOR M16C/TINY
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30290FAHP#U5AM30290FAHP
Manufacturer:
RENESAS
Quantity:
7 145
Company:
Part Number:
M30290FAHP#U5AM30290FAHP#D3
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30290FAHP#U5AM30290FAHP#U3A
Manufacturer:
Renesas Electronics America
Quantity:
135
Company:
Part Number:
M30290FAHP#U5AM30290FAHP#U3A
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30290FAHP#U5A
Manufacturer:
Renesas Electronics America
Quantity:
10 000
R
R
M
e
E
1
. v
J
Figure 14.32 SIM Interface Connection
Figure 14.33 Parity Error Signal Output Timing
6
0
1
9
C
1 .
B
Figure 14.32 shows the example of connecting the SIM interface. Connect T
pull-up.
2 /
0
2
14.1.6.1 Parity Error Signal Output
9
1
M
0
The parity error signal is enabled by setting the U2ERE bit in theU2C1 register to 1.
• When receiving
The parity error signal is output when a parity error is detected while receiving data. This is achieved
by pulling the TxD2 output low with the timing shown in Figure 14.33. If the R2RB register is read
while outputting a parity error signal, the PER bit is cleared to 0 and at the same time the TxD2 output
is returned high.
• When transmitting
A transmission-finished interrupt request is generated at the falling edge of the transfer clock pulse
that immediately follows the stop bit. Therefore, whether a parity signal has been returned can be
determined by reading the port that shares the RxD2 pin in a transmission-finished interrupt service
routine.
G
1
r a
0 -
U2C1 register
o r
This timing diagram applies to the case where the direct format is implemented.
NOTE:
3 .
1
u
, 0
1
p
1. The output of MCU is in the high-impedance state (pulled up externally).
2
2
Transfer
0
0
7
RxD
RI bit
TxD
clock
page 215
2
2
“H”
“H”
“H”
“L”
“L”
“L”
1
0
f o
4
MCU
5
8
ST
RxD
TxD
D0
2
2
D1
D2
D3
(1)
D4
SIM card
D5
D6
D7
X
P
D
2
ST: Start bit
P: Even Parity
SP: Stop bit
and R
SP
X
D
2
and apply

Related parts for M30290FAHP#U5A