MC68HC08AZ60ACFU MOTOROLA [Motorola, Inc], MC68HC08AZ60ACFU Datasheet - Page 133

no-image

MC68HC08AZ60ACFU

Manufacturer Part Number
MC68HC08AZ60ACFU
Description
Microcontrollers
Manufacturer
MOTOROLA [Motorola, Inc]
Datasheet
8.8.2 STOP mode
MC68HC08AZ60A — Rev 0.0
MOTOROLA
NOTE:
In STOP mode, the SIM counter is reset and the system clocks are
disabled. An interrupt request from a module can cause an exit from
STOP mode. Stacking for interrupts begins after the selected STOP
recovery time has elapsed. Reset also causes an exit from STOP mode.
The SIM disables the clock generator module outputs (CGMOUT and
CGMXCLK) in STOP mode, stopping the CPU and peripherals. STOP
recovery time is selectable using the SSREC bit in the mask option
register (MOR). If SSREC is set, STOP recovery is reduced from the
normal delay of 4096 CGMXCLK cycles down to 32. This is ideal for
applications using canned oscillators that do not require long start-up
times from STOP mode.
External crystal applications should use the full STOP recovery time by
clearing the SSREC bit.
The break module is inactive in STOP mode. The STOP instruction does
not affect break module register states.
The SIM counter is held in reset from the execution of the STOP
instruction until the beginning of STOP recovery. It is then used to time
the recovery period.
CPUSTOP
NOTE: Previous data can be operand data or the STOP opcode, depending on the last
R/W
IDB
IAB
instruction.
System Integration Module (SIM)
STOP ADDR
Figure 8-13. STOP Mode Entry Timing
PREVIOUS DATA
Figure 8-13
STOP ADDR + 1
shows STOP mode entry timing.
NEXT OPCODE
System Integration Module (SIM)
SAME
SAME
Advance Information
Low-Power Modes
SAME
SAME
133

Related parts for MC68HC08AZ60ACFU