PCI9030-AA60BI PLX Technology, PCI9030-AA60BI Datasheet - Page 122

no-image

PCI9030-AA60BI

Manufacturer Part Number
PCI9030-AA60BI
Description
Peripheral Drivers & Components (PCIs) 32-bit 33MHz PCI v.2.2-compliant
Manufacturer
PLX Technology
Datasheets

Specifications of PCI9030-AA60BI

Package / Case
FPBGA-180
Maximum Operating Temperature
+ 125 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V
Lead Free Status / Rohs Status
No RoHS Version Available

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCI9030-AA60BI
Quantity:
1 400
Part Number:
PCI9030-AA60BI
Manufacturer:
PLX
Quantity:
250
Part Number:
PCI9030-AA60BI
Manufacturer:
XILINX
0
Part Number:
PCI9030-AA60BI F
Manufacturer:
FUJI
Quantity:
4 300
Part Number:
PCI9030-AA60BIF
Manufacturer:
PLX
Quantity:
1 400
Part Number:
PCI9030-AA60BIF
Manufacturer:
PLX
Quantity:
246
Part Number:
PCI9030-AA60BIF
Manufacturer:
PLX
Quantity:
20 000
Section 10
Registers
Register 10-12. (PCIBAR2; PCI:18h) PCI Base Address 2 for Accesses to Local Address Space 0
Note:
or disabled by setting or clearing LAS0BA[0].
Register 10-13. (PCIBAR3; PCI:1Ch) PCI Base Address 3 for Accesses to Local Address Space 1
Note:
or disabled by setting or clearing LAS1BA[0].
10-8
31:4
31:4
Bit
Bit
2:1
2:1
0
3
0
3
If allocated, Local Address Space 0 can be enabled
If allocated, Local Address Space 1 can be enabled
Memory Space Indicator. Writing 0 indicates the register maps into
Memory space. Writing 1 indicates the register maps into I/O space.
(Specified in the LAS0RR register.)
Register Location (If Memory Space). Values:
00 = Locate anywhere in 32-bit Memory Address space
01 = PCI r2.1, Locate below 1-MB Memory Address space
10 = Locate anywhere in 64-bit Memory Address space
11 = Reserved
(Specified in the LAS0RR register.)
If I/O Space, bit 1 is always 0 and bit 2 is included in the base address.
Prefetchable (If Memory Space). Writing 1 indicates there are no side effects
on reads. Reflects value of LAS0RR[3] and provides only status to the system.
Does not affect PCI 9030 operation. The associated Bus Region Descriptor
register (LAS0BRD) controls prefetching functions of this address space.
(Specified in the LAS0RR register.)
If I/O Space, bit 3 is included in the base address.
Memory Base Address. Memory base address for access to Local Address
Space 0.
Memory Space Indicator. Writing 0 indicates the register maps into
Memory space. Writing 1 indicates the register maps into I/O space.
(Specified in the LAS1RR register.)
Register Location. Values:
00 = Locate anywhere in 32-bit Memory Address space
01 = PCI r2.1, Locate below 1-MB Memory Address space
10 = Locate anywhere in 64-bit Memory Address space
11 = Reserved
(Specified in the LAS1RR register.)
If I/O Space, bit 1 is always 0 and bit 2 is included in the base address.
Prefetchable (If Memory Space). Writing 1 indicates there are no side effects
on reads. Reflects value of LAS1RR[3] and provides only status to the system.
Does not affect PCI 9030 operation. The associated Bus Region Descriptor
register (LAS1BRD) controls prefetching functions of this address space.
(Specified in the LAS1RR register.)
If I/O Space, bit 3 is included in base address.
Memory Base Address. Memory base address for access to Local Address
Space 1.
PCI r2.2, Reserved
PCI r2.2, Reserved
Description
Description
© 2002 PLX Technology, Inc. All rights reserved.
Read
Read
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
PCI 9030 Data Book Version 1.4
PCI Configuration Registers
Mem: No
Bit 2 Yes
Mem: No
Bit 1 No,
Mem: No
Bit 2 Yes
Mem: No
I/O: Yes
Bit 1 No,
I/O: Yes
Write
Write
Yes
I/O:
I/O:
Yes
No
No
Value after
Value after
Reset
Reset
00
0h
00
0h
0
0
0
0

Related parts for PCI9030-AA60BI