ST92F120V1Q7 STMicroelectronics, ST92F120V1Q7 Datasheet - Page 128

Microcontrollers (MCU) Flash 128K SPI/I2C

ST92F120V1Q7

Manufacturer Part Number
ST92F120V1Q7
Description
Microcontrollers (MCU) Flash 128K SPI/I2C
Manufacturer
STMicroelectronics
Datasheet

Specifications of ST92F120V1Q7

Data Bus Width
8 bit, 16 bit
Program Memory Type
Flash
Program Memory Size
128 KB
Data Ram Size
4 KB
Interface Type
I2C, SPI
Maximum Clock Frequency
24 MHz
Number Of Programmable I/os
77
Number Of Timers
5
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Package / Case
PQFP-100
Minimum Operating Temperature
- 40 C
On-chip Adc
8 bit, 16 Channel
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST92F120V1Q7
Manufacturer:
ST
Quantity:
6 765
Part Number:
ST92F120V1Q7
Manufacturer:
ST
0
Part Number:
ST92F120V1Q7
Manufacturer:
ST
Quantity:
20 000
Part Number:
ST92F120V1Q7C
Manufacturer:
ST
0
Part Number:
ST92F120V1Q7C
Manufacturer:
ST
Quantity:
20 000
Part Number:
ST92F120V1Q7D/TR
Manufacturer:
ST
0
Part Number:
ST92F120V1Q7DTR
Manufacturer:
MAXIM
Quantity:
2 854
TIMER/WATCHDOG (WDT)
TIMER/WATCHDOG (Cont’d)
10.1.4 WDT Interrupts
The Timer/Watchdog issues an interrupt request
at every End of Count, when this feature is ena-
bled.
A pair of control bits, IA0S (EIVR.1, Interrupt A0 se-
lection bit) and TLIS (EIVR.2, Top Level Input Se-
lection bit) allow the selection of 2 interrupt sources
(Timer/Watchdog End of Count, or External Pin)
handled in two different ways, as a Top Level Non
Maskable Interrupt (Software Reset), or as a
source for channel A0 of the external interrupt logic.
A block diagram of the interrupt logic is given in
Figure
Note: Software traps can be generated by setting
the appropriate interrupt pending bit.
Table 26
tions of interrupt/reset sources which relate to the
Timer/Watchdog.
A reset caused by the watchdog will set bit 6,
WDGRES of R242 - Page 55 (Clock Flag Regis-
ter). See
TERS.
Table 26. Interrupt Configuration
Legend:
WDG = Watchdog function
SW TRAP = Software Trap
Note: If IA0S and TLIS = 0 (enabling the Watchdog EOC as interrupt source for both Top Level and INTA0
interrupts), only the INTA0 interrupt is taken into account.
128/324
9
WDGEN
71.
0
0
0
0
1
1
1
1
below, shows all the possible configura-
section CLOCK CONTROL REGIS-
Control Bits
IA0S
0
0
1
1
0
0
1
1
TLIS
0
1
0
1
0
1
0
1
WDG/Ext Reset
WDG/Ext Reset
WDG/Ext Reset
WDG/Ext Reset
Ext Reset
Ext Reset
Ext Reset
Ext Reset
Reset
Enabled Sources
Figure 71. Interrupt Sources
INT0
NMI
SW TRAP
SW TRAP
Ext Pin
Ext Pin
Ext Pin
Ext Pin
INTA0
Timer
Timer
TIMER WATCHDOG
0
1
0
1
MUX
MUX
Top Level
SW TRAP
SW TRAP
Ext Pin
Ext Pin
Ext Pin
Ext Pin
Timer
Timer
TLIS (EIVR.2)
IA0S (EIVR.1)
WDGEN (WCR.6)
INTERRUPT REQUEST
RESET
INTA0 REQUEST
Operating Mode
TOP LEVEL
Watchdog
Watchdog
Watchdog
Watchdog
Timer
Timer
Timer
Timer
VA00293

Related parts for ST92F120V1Q7