MCF5272CVF66 Freescale Semiconductor, MCF5272CVF66 Datasheet - Page 409

IC MPU 32BIT 66MHZ 196-MAPBGA

MCF5272CVF66

Manufacturer Part Number
MCF5272CVF66
Description
IC MPU 32BIT 66MHZ 196-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF527xr
Datasheets

Specifications of MCF5272CVF66

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
66MHz
Connectivity
EBI/EMI, Ethernet, I²C, SPI, UART/USART, USB
Peripherals
DMA, WDT
Number Of I /o
32
Program Memory Size
16KB (4K x 32)
Program Memory Type
ROM
Ram Size
1K x 32
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
196-MAPBGA
Family Name
MCF5xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
66MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
3.3V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
196
Package Type
MA-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5272CVF66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272CVF66
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCF5272CVF66 K75N
Manufacturer:
ST
Quantity:
18
Part Number:
MCF5272CVF66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
18.3.1
This register, shown in
re-enabled, writing to PWCR while the PWM is running will not alter its operation until the current output
cycle finishes. For example, if the prescale value is changed while the PWM is enabled, the new value will
not take effect until after the counter has “wrapped around”. The PWM must be disabled and then
re-enabled to affect its operation before the end of the current output cycle.
Table 18-2
Freescale Semiconductor
Bits
3–0
7
6
5
4
Name
FRC1
CKSL
LVL
EN
gives PWCR field descriptions.
PWM Control Register (PWCRn)
Enable.
0 Disables the PWM. While disabled, the PWM is in low-power mode and the prescaler does not count.
1 Enables the PWM.
Force output high.
0 Default reset value. PWM functions normally.
1 The PWM drives the output high for the entire counter period. PWCRn[FRC1] has a lower priority than
Disable level. Determines the PWM output level whenever the PWM is disabled.
0 The PWM output is low while disabled.
1 The PWM output is high while disabled.
Reserved, should be cleared.
Prescale clock. These bits select the clock frequency divider, that is, the output of the divider chain, as
shown below.
CKSL[3:0] Divisor
Address
When the PWM is disabled, the output is forced to the value of PWCRn[LVL].
PWCRn[EN], so setting PWCRn[FRC1] while PWCRn[EN] is cleared has no effect. There are two ways
to drive the PWM output high. If PWCRn[EN] is cleared, PWM output immediately assumes the value of
PWCRn[LVL]. If PWCRn[FRC1] is set while PWCRn[EN] is set, the PWM output does not go high until
after the current output cycle completes.
Reset
Field
R/W
MCF5272 ColdFire
0000 1
0001 2
0010 4
... ...
111132768
Figure
EN
7
MBAR + 0x0C0 (PWCR0); + 0x0C4 (PWCR1); + 0x0C8 (PWCR2)
Figure 18-2. PWM Control Registers (PWCRn)
18-2, controls the overall operation of the PWM. Unless disabled and then
Table 18-2. PWCRn Field Descriptions
FRC1
6
®
Integrated Microprocessor User’s Manual, Rev. 3
LVL
5
4
0010_0000
Read/Write
Description
3
CKSEL
Pulse-Width Modulation (PWM) Module
0
18-3

Related parts for MCF5272CVF66