HD6417727BP100BV Renesas Electronics America, HD6417727BP100BV Datasheet - Page 668

IC SUPERH MPU ROMLESS 240BGA

HD6417727BP100BV

Manufacturer Part Number
HD6417727BP100BV
Description
IC SUPERH MPU ROMLESS 240BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417727BP100BV

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
100MHz
Connectivity
FIFO, SCI, SIO, SmartCard, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
104
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.6 V ~ 2.05 V
Data Converters
A/D 6x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
240-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Section 20 Serial IO (SIOF)
Bit 5—Transmit or Receive Control Command Interrupt Mode (RCIM)
Bit 5: RCIM
0
1
20.2.2
This register sets the operate of baud rate generator. To set up this register, TRMD bit of SIMDR
register must be set 10 or 11.
This register is initialized in power on reset or software reset.
Note: * 0 must be written into this bit. The operation of this LSI is unpredictable when setting the
Bit 15—Master Clock Source Choice (MSSEL): Master clock means the clock that is input to
the baud rate generator.
Bit 15: MSSEL
0
1
Rev.6.00 Mar. 27, 2009 Page 610 of 1036
REJ09B0254-0600
Initial value:
Initial value:
value other than 0.
R/W:
R/W:
Clock Select Register (SISCR)
Bit:
Bit:
MSSEL
R/W
R*
15
0
7
0
Description
Set RCRDY bit of SISTR register when the contents of SIRCR register is
changed.
Set RCRDY bit of SISTR register when every control commands are received
and set to SIRCR register
Description
Use external clock source SIOMCLK input signal as master clock (Initial value)
Use peripheral clock (Pφ) as master clock
MSIMM
R/W
R*
14
0
6
0
R*
R*
13
0
5
0
BRPS4
R/W
R*
12
0
4
0
BRPS3
R/W
R*
11
0
3
0
BRPS2
BRDV2
R/W
R/W
10
0
2
0
BRDV1
BRPS1
R/W
R/W
9
0
1
0
(Initial value)
BRDV0
BRPS0
R/W
R/W
8
0
0
0

Related parts for HD6417727BP100BV