HD6417144F50V Renesas Electronics America, HD6417144F50V Datasheet - Page 85

IC SUPERH MCU ROMLESS 112QFP

HD6417144F50V

Manufacturer Part Number
HD6417144F50V
Description
IC SUPERH MCU ROMLESS 112QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7144r
Datasheet

Specifications of HD6417144F50V

Core Processor
SH-2
Core Size
32-Bit
Speed
50MHz
Connectivity
EBI/EMI, I²C, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
74
Program Memory Type
ROMless
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
112-QFP
For Use With
HS0005KCU11H - EMULATOR E10A-USB H8S(X),SH2(A)EDK7145 - DEV EVALUATION KIT SH7145
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417144F50V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Note:
Instruction
DT
EXTS.B
EXTS.W
EXTU.B
EXTU.W
MAC.L
MAC.W
MUL.L
MULS.W
MULU.W
NEG
NEGC
SUB
SUBC
SUBV
*
Rn
Rm,Rn
Rm,Rn
Rm,Rn
Rm,Rn
@Rm+,@Rn+ 0000nnnnmmmm1111
@Rm+,@Rn+ 0100nnnnmmmm1111
Rm,Rn
Rm,Rn
Rm,Rn
Rm,Rn
Rm,Rn
Rm,Rn
Rm,Rn
Rm,Rn
The normal number of execution states is shown. (The number in parentheses is the
number of states when there is contention with the preceding or following instructions.)
Instruction Code
0100nnnn00010000
0110nnnnmmmm1110
0110nnnnmmmm1111
0110nnnnmmmm1100
0110nnnnmmmm1101
0000nnnnmmmm0111
0010nnnnmmmm1111
0010nnnnmmmm1110
0110nnnnmmmm1011
0110nnnnmmmm1010
0011nnnnmmmm1000
0011nnnnmmmm1010
0011nnnnmmmm1011
Operation
Rn – 1 → Rn, when Rn
is 0, 1 → T. When Rn is
nonzero, 0 → T
Byte in Rm is sign-
extended → Rn
Word in Rm is sign-
extended → Rn
Byte in Rm is zero-
extended → Rn
Word in Rm is zero-
extended → Rn
Signed operation of
(Rn) × (Rm) + MAC →
MAC 32 × 32 + 64 →
64 bits
Signed operation of
(Rn) × (Rm) + MAC →
MAC 16 × 16 + 64 →
64 bits
Rn × Rm → MACL,
32 × 32 → 32 bits
Signed operation of
Rn × Rm → MACL 16 ×
16 → 32 bits
Unsigned operation of
Rn × Rm → MACL 16 ×
16 → 32 bits
0 – Rm → Rn
0 – Rm – T → Rn,
Borrow → T
Rn – Rm → Rn
Rn – Rm – T → Rn,
Borrow → T
Rn – Rm → Rn,
Underflow → T
Rev.4.00 Mar. 27, 2008 Page 39 of 882
Execution
States
1
1
1
1
1
3/(2 to 4)* —
3/(2)*
2 to 4*
1 to 3*
1 to 3*
1
1
1
1
1
REJ09B0108-0400
T Bit
Comparison
result
Borrow
Borrow
Overflow
2. CPU

Related parts for HD6417144F50V