AT32UC3L-EK Atmel, AT32UC3L-EK Datasheet - Page 749

no-image

AT32UC3L-EK

Manufacturer Part Number
AT32UC3L-EK
Description
KIT EVAL AVR32 UC3 MCU
Manufacturer
Atmel
Type
MCUr
Datasheets

Specifications of AT32UC3L-EK

Contents
*
Silicon Manufacturer
Atmel
Core Architecture
AVR
Core Sub-architecture
UC3L
Kit Contents
Board
Features
USB / Battery Powered, Board Controller / Bootloader
Svhc
No SVHC (15-Dec-2010)
Rohs Compliant
Yes
Tool Type
Starter Kit
Cpu Core
AVR 8
Data Bus Width
8 bit
Processor Series
AT32
Processor To Be Evaluated
AT32UC3L064
Interface Type
USB, Capacitive Touch
For Use With/related Products
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3L-EK
Manufacturer:
Atmel
Quantity:
135
31.5.1.1
32099F–11/2010
Notation
Note that the security bit will read as programmed and block these instructions also if the Flash
Controller is statically reset.
Other security mechanisms can also restrict these functions. If such mechanisms are present
they are listed in the SAB address map section.
Table 31-11 on page 749
ter corresponds to one bit, and eight bits are grouped together for readability. The least
significantbit is always shifted first, and the most significant bit shifted last. The symbols used
are shown in
Table 31-10. Symbol Description
In many cases, it is not required to shift all bits through the data register. Bit patterns are shown
using the full width of the shift register, but the suggested or required bits are emphasized using
bold text. I.e. given the pattern "aaaaaaar xxxxxxxx xxxxxxxx xxxxxxxx xx", the shift register is
34 bits, but the test or debug unit may choose to shift only 8 bits "aaaaaaar".
The following describes how to interpret the fields in the instruction description tables:
Table 31-11. Instruction Description
Instruction
IR input value
IR output value
Symbol
0
1
a
b
d
e
p
s
x
r
Description
Constant low value - always reads as zero.
Constant high value - always reads as one.
An address bit - always scanned with the least significant bit first
A busy bit. Reads as one if the SAB was busy, or zero if it was not. See
details on how the busy reporting works.
A data bit - always scanned with the least significant bit first.
An error bit. Reads as one if an error occurred, or zero if not. See
details on how the error reporting works.
The chip protected bit. Some devices may be set in a protected state where access to chip
internals are severely restricted. See the documentation for the specific device for details.
On devices without this possibility, this bit always reads as zero.
A direction bit. Set to one to request a read, set to zero to request a write.
A size bit. The size encoding is described where used.
A don’t care bit. Any value can be shifted in, and output data should be ignored.
Table
31-10.
Description
Shows the bit pattern to shift into IR in the Shift-IR state in order to select this
instruction. The pattern is show both in binary and in hexadecimal form for
convenience.
Example: 10000 (0x10)
Shows the bit pattern shifted out of IR in the Shift-IR state when this instruction is
active.
Example: peb01
shows bit patterns to be shifted in a format like "peb01". Each charac-
AT32UC3L016/32/64
Section 31.4.11.5
Section 31.4.11.4
for
for
749

Related parts for AT32UC3L-EK