AT90PWM81 Atmel Corporation, AT90PWM81 Datasheet - Page 47

no-image

AT90PWM81

Manufacturer Part Number
AT90PWM81
Description
Manufacturer
Atmel Corporation
Datasheet

Specifications of AT90PWM81

Flash (kbytes)
8 Kbytes
Pin Count
20
Max. Operating Frequency
16 MHz
Cpu
8-bit AVR
Hardware Qtouch Acquisition
No
Max I/o Pins
20
Ext Interrupts
3
Usb Speed
No
Usb Interface
No
Spi
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
11
Adc Resolution (bits)
10
Adc Speed (ksps)
125
Analog Comparators
3
Resistive Touch Screen
No
Dac Channels
1
Dac Resolution (bits)
10
Temp. Sensor
Yes
Crypto Engine
No
Sram (kbytes)
0.25
Eeprom (bytes)
512
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 125
I/o Supply Class
2.7 to 5.5
Operating Voltage (vcc)
2.7 to 5.5
Fpu
No
Mpu / Mmu
no / no
Timers
1
Output Compare Channels
8
Input Capture Channels
1
Pwm Channels
6
32khz Rtc
No
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT90PWM81-16MF
Manufacturer:
Atmel
Quantity:
3 118
Part Number:
AT90PWM81-16MN
Manufacturer:
Atmel
Quantity:
2 446
Part Number:
AT90PWM81-16SF
Manufacturer:
Atmel
Quantity:
2 428
Part Number:
AT90PWM81-16SN
Manufacturer:
Atmel
Quantity:
1 500
6.7.7
6.8
6.8.1
6.8.2
7734P–AVR–08/10
Register description
On-chip Debug System
Sleep Mode Control Register – SMCR
Power Reduction Register - PRR
For analog input pins, the digital input buffer should be disabled at all times. An analog signal level close
to V
disabled by writing to the Digital Input Disable Registers (DIDR1 and DIDR0). Refer to “Digital Input
Disable Register 1– DIDR1” and “Digital Input Disable Register 0 – DIDR0” on
for details.
If the On-chip debug system is enabled by OCDEN Fuse and the chip enter sleep mode, the main clock
source is enabled, and hence, always consumes power. In the deeper sleep modes, this will contribute sig-
nificantly to the total current consumption.
The Sleep Mode Control Register contains control bits for power management.
• Bits 3..1 – SM2..0: Sleep Mode Select Bits 2, 1, and 0
These bits select between the five available sleep modes as shown in
Table 6-2.
Note:
• Bit 1 – SE: Sleep Enable
The SE bit must be written to logic one to make the MCU enter the sleep mode when the SLEEP instruc-
tion is executed. To avoid the MCU entering the sleep mode unless it is the programmer’s purpose, it is
recommended to write the Sleep Enable (SE) bit to one just before the execution of the SLEEP instruction
and to clear it immediately after waking up.
Bit
Read/Write
Initial Value
Bit
Read/Write
Initial Value
CC
SM2
/2 on an input pin can cause significant current even in active mode. Digital input buffers can be
0
0
0
0
1
1
1
1
1. Standby mode is only recommended for use with external crystals or resonators.
7
PRPSC2
R/W
0
7
R
0
Sleep Mode Select
SM1
-
6
R
0
0
0
1
1
0
0
1
1
6
R
0
5
PRPSCR
R/W
0
5
R
0
SM0
0
1
0
1
0
1
0
1
4
PRTIM1
R/W
0
4
R
0
Sleep Mode
Idle
ADC Noise Reduction
Power-down
Reserved
Reserved
Reserved
Standby
Reserved
3
-
R
0
3
SM2
R/W
0
(1)
2
PRSPI
R/W
0
2
SM1
R/W
0
Table
1
SM0
R/W
0
1
-
R
0
6-2.
AT90PWM81
page 202
0
SE
R/W
0
0
PRADC
R/W
0
and
SMCR
page 221
PRR
47

Related parts for AT90PWM81