EP4CE40F29C8N Altera, EP4CE40F29C8N Datasheet - Page 409

no-image

EP4CE40F29C8N

Manufacturer Part Number
EP4CE40F29C8N
Description
IC CYCLONE IV FPGA 40K 780FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE40F29C8N

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1134000
Number Of I /o
532
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA43
Quantity:
1 602
Part Number:
EP4CE40F29C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CE40F29C8N
0
Company:
Part Number:
EP4CE40F29C8N
Quantity:
2 800
Part Number:
EP4CE40F29C8N ALTERA
Manufacturer:
ALTERA
0
Chapter 3: Cyclone IV Dynamic Reconfiguration
Dynamic Reconfiguration Modes
Figure 3–9. ALTGX and ALTGX_RECONFIG Connection for PMA Reconfiguration Mode
Note to
(1) This block can be reconfigured in PMA reconfiguration mode.
Transceiver Channel Reconfiguration Mode
© December 2010 Altera Corporation
reconfig_clk
read
write_all
tx_vodctrl[2..0]
tx_preemp[4..0]
rx_eqdcgain[1..0]
rx_eqctrl[3..0]
rx_tx_duplex_sel[1..0]
logical_channel_address[n..0]
Figure
3–9:
1
Figure 3–9
You can dynamically reconfigure the transceiver channel from an existing functional
mode to a different functional mode by selecting the Channel Reconfiguration option
in ALTGX and ALTGX_RECONFIG MegaWizards. The blocks that are reconfigured
by channel reconfiguration mode are the PCS and RX PMA blocks of a transceiver
channel.
For more information about reconfiguring the RX PMA blocks of the transceiver
channel using channel reconfiguration mode, you can refer to
Reconfiguration Mode Using RX Local Divider” on page
In channel reconfiguration, only a write transaction can occur; no read transactions
are allowed. You can optionally choose to trigger write_all once by selecting the
continuous write operation in the ALTGX_RECONFIG MegaWizard Plug-In
Manager. The Quartus II software then continuously writes all the words required for
reconfiguration.
For channel reconfiguration, .mif files are required to dynamically reconfigure the
transceivers channels in channel reconfiguration modes. The .mif carries the
reconfiguration information that will be used to reconfigure the transceivers channel
dynamically on-the-fly. The .mif contents is generated automatically when you select
the Generate GXB Reconfig MIF option in the Quartus II software setting. For
different .mif settings, you need to later reconfigure and recompile the ALTGX
MegaWizard to generate the .mif based on the required reconfiguration settings.
The dynamic reconfiguration controller can optionally perform a continuos write
operation or a regular write operation of the .mif contents in terms of word size
(16-bit data) to the transceivers channel that is selected for reconfiguration.
Ports that are used to read the PMA settings from the TX/RX PMA block during a read transaction
Ports that are used to write the PMA settings to the TX/RX PMA block during a write transaction
Input control and output signal ports for analog reconfiguration mode
shows the connection for PMA reconfiguration mode.
ALTGX_RECONFIG
Reconfig
Control
Analog
Logic
reconfig_togxb[3..0]
data_valid
busy
tx_vodctrl_out[2..0]
tx_preemp_out[4..0]
rx_eqdcgain_out[1..0]
rx_eqctrl_out[3..0]
reconfig_fromgxb[n..0]
RX PCS
3–24.
TX PCS
Cyclone IV Device Handbook, Volume 2
“Data Rate
ALTGX
+ CDR (1)
TX PMA
RX PMA
(1)
3–19

Related parts for EP4CE40F29C8N