EP4CE40F29C8N Altera, EP4CE40F29C8N Datasheet - Page 371

no-image

EP4CE40F29C8N

Manufacturer Part Number
EP4CE40F29C8N
Description
IC CYCLONE IV FPGA 40K 780FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE40F29C8N

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1134000
Number Of I /o
532
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA43
Quantity:
1 602
Part Number:
EP4CE40F29C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CE40F29C8N
0
Company:
Part Number:
EP4CE40F29C8N
Quantity:
2 800
Part Number:
EP4CE40F29C8N ALTERA
Manufacturer:
ALTERA
0
Chapter 2: Cyclone IV Reset Control and Power Down
Transceiver Reset Sequences
Figure 2–2. Transceiver Reset Sequences Chart
Notes to
(1) Refer to the Timing Diagram in
(2) Refer to the Timing Diagram in
(3) Refer to the Timing Diagram in
(4) Refer to the Timing Diagram in
(5) Refer to the Timing Diagram in
(6) Refer to the Timing Diagram in
(7) Refer to the Timing Diagram in
(8) Refer to the Timing Diagram in
All Supported Functional Modes Except the PCIe Functional Mode
© December 2010 Altera Corporation
reconfiguration mode
Reset Sequence
for PLL
Figure
Dynamic Reconfiguration
2–2:
1
reconfiguration mode
Reset Sequence
for channel
Figure 2–2
This section describes reset sequences for transceiver channels in bonded and
non-bonded configurations. Timing diagrams of some typical configurations are
shown to facilitate proper reset sequence implementation. In these functional modes,
you can set the receiver CDR either in automatic lock or manual lock mode.
In manual lock mode, the receiver CDR locks to the reference clock (lock-to-reference)
or the incoming serial data (lock-to-data), depending on the logic levels on the
rx_locktorefclk and rx_locktodata signals. With the receiver CDR in manual
lock mode, you can either configure the transceiver channels in the Cyclone IV GX
device in a non-bonded configuration or a bonded configuration. In a bonded
configuration, for example in XAUI mode, four channels are bonded together.
Figure
Figure
Figure
Figure
Figure
Figure
Figure
Figure
‘Transmitter Only’
channel (2)
2–10.
2–3.
2–4.
2–5.
2–6.
2–7.
2–8.
2–9.
shows the transceiver reset sequences for Cyclone IV GX devices.
Receiver CDR
in automatic
Bonded
lock mode
(3)
‘Receiver and
Transmitter’
channel
initialization reset
Transceiver
sequences
Receiver CDR
except PCI Express (PCIe)
lock mode
in manual
functional modes
(4)
All supported
‘Transmitter Only’
channel (2)
Non-Bonded
Receiver CDR
in automatic
lock mode
(5)
‘Receiver Only’
channel
Receiver CDR
Cyclone IV Device Handbook, Volume 2
in manual
lock mode
Normal Operation
Compliance and
PCI Express
(6)
Initialization/
Phases (1)
(PIPE)
Receiver CDR
in automatic
lock mode
(7)
‘Receiver and
Transmitter’
channel
Receiver CDR
lock mode
in manual
(8)
2–5

Related parts for EP4CE40F29C8N