EP4CE40F29C8N Altera, EP4CE40F29C8N Datasheet - Page 221

no-image

EP4CE40F29C8N

Manufacturer Part Number
EP4CE40F29C8N
Description
IC CYCLONE IV FPGA 40K 780FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE40F29C8N

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1134000
Number Of I /o
532
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA43
Quantity:
1 602
Part Number:
EP4CE40F29C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CE40F29C8N
0
Company:
Part Number:
EP4CE40F29C8N
Quantity:
2 800
Part Number:
EP4CE40F29C8N ALTERA
Manufacturer:
ALTERA
0
Chapter 8: Configuration and Remote System Upgrades in Cyclone IV Devices
Configuration
© December 2010 Altera Corporation
Figure 8–29. Programming Serial Configuration Devices In-System Using the JTAG Interface
Notes to
(1) Connect the pull-up resistors to the V
(2) The MSEL pin settings vary for different configuration voltage standards and POR time. To connect MSEL for AS
(3) Pin 6 of the header is a V
(4) You must connect the nCE pin to GND or driven low for successful JTAG configuration.
(5) The nCEO pin is left unconnected or used as a user I/O pin when it does not feed the nCE pin of another device.
(6) Power up the V
(7) Connect the series resistor at the near end of the serial configuration device.
(8) These pins are dual-purpose I/O pins. The nCSO pin functions as FLASH_nCE pin in AP mode. The ASDO pin
(9) Resistor value can vary from 1 k to 10 k..
(10) Only Cyclone IV GX devices have an option to select CLKUSR (40 MHz maximum) as the external clock source for
ISP of the Configuration Device
In the second stage, the SFL design in the master device allows you to write the
configuration data for the device chain into the serial configuration device with the
Cyclone IV device JTAG interface. The JTAG interface sends the programming data
for the serial configuration device to the Cyclone IV device first. The Cyclone IV
device then uses the ASMI pins to send the data to the serial configuration device.
Serial Configuration
configuration schemes, refer to
the MSEL pins directly to V
device. For this value, refer to the
ByteBlasterMV download cable, this pin is a no connect. When using USB-Blaster, ByteBlaster II, and EthernetBlaster
cables, this pin is connected to nCE when it is used for AS programming, otherwise it is a no connect.
Third-party programmers must switch to 2.5 V. Pin 4 of the header is a V
The MasterBlaster cable can receive power from either 5.0- or 3.3-V circuit boards, DC power supply, or 5.0 V from
the USB cable. For this value, refer to the
functions as DATA[1] pin in AP and FPP modes.
DCLK.
Device
Figure
DCLK
DATA
ASDI
nCS
8–29:
V
CCIO
CC
10 kΩ
of the EthernetBlaster, ByteBlaster II, USB-Blaster, or ByteBlasterMV cable with a 2.5- V V
(1)
V
25 Ω (7)
CCIO
10 kΩ
(1)
IO
V
CCIO
reference voltage for the MasterBlaster output driver. The V
CCA
10 kΩ
(1)
or GND.
GND
Table 8–3 on page
(2)
N.C. (5)
MasterBlaster Serial/USB Communications Cable User
CCIO
supply of the bank in which the pin resides.
MasterBlaster Serial/USB Communications Cable User
CONF_DONE
nCE (4)
nCEO
nSTATUS
nCONFIG
MSEL[ ]
DATA[0]
DCLK
nCSO (8)
ASDO (8)
Cyclone IV Device
8–8,
Table 8–4 on page
CLKUSR
Loader
Serial
Flash
TDO
TMS
TCK
TDI
CC
(9)
8–8, and
power supply for the MasterBlaster cable.
V
(10)
CCA
Cyclone IV Device Handbook, Volume 1
V
CCA
(9)
Table 8–5 on page
1 kΩ
IO
GND
must match the V
Guide. When using the
Download Cable 10-Pin Male
Pin 1
Header (Top View)
Guide.
GND
8–9. Connect
V
CCA
CCA
CCA
V
IO
supply.
(6)
of the
(3)
8–55
GND

Related parts for EP4CE40F29C8N