EP4CE40F29C8N Altera, EP4CE40F29C8N Datasheet - Page 326

no-image

EP4CE40F29C8N

Manufacturer Part Number
EP4CE40F29C8N
Description
IC CYCLONE IV FPGA 40K 780FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE40F29C8N

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1134000
Number Of I /o
532
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA43
Quantity:
1 602
Part Number:
EP4CE40F29C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CE40F29C8N
0
Company:
Part Number:
EP4CE40F29C8N
Quantity:
2 800
Part Number:
EP4CE40F29C8N ALTERA
Manufacturer:
ALTERA
0
1–46
.
Figure 1–47. Transceiver Channel Datapath in Basic Mode with Low-Latency PCS Operation
Cyclone IV Device Handbook, Volume 2
Fabric
FPGA
1
1
Figure 1–47
PCS operation.
Transmitter in Electrical Idle
The transmitter buffer supports electrical idle state, where when enabled, the
differential output buffer driver is tri-stated. During electrical idle, the output buffer
assumes the common mode output voltage levels. For details about the electrical idle
features, refer to
The transmitter in electrical idle feature is required for compliance to the version 2.00
of PHY Interface for the PCI Express (PIPE) Architecture specification for PCIe
protocol implementation.
Signal Detect at Receiver
Signal detect at receiver is only supported when 8B/10B encoder/decoder block is
enabled.
Receiver Spread Spectrum Clocking
The CDR supports optional wider spread of asynchronous SSC (triangular frequency
modulation profile only) in EP4CGX30 (F484 package), EP4CGX50, and EP4CGX75
devices only. You can turn on the SSC input clocking tracking capability on the
receiver channel by checking the Enable the Spread Spectrum feature option in the
'Rx Analog' page of the ALTGX Megawizard.
You should use different MPLLs to clock your TX and RX channel separately, if you
plan to use spread spectrum clocking modulation on the transmitter side. This is to
ensure the input reference clock to the RX channel is not SSC modulated. You can
separate the TX and RX MPLLs by instantiating the TX only and RX only modes in
the 'What is the operation mode?' setting in the ALTGX Megawizard and connect two
separate input reference clocks to the TX only and RX only channels respectively.
The following describes the SATA, V-by-One, and Display Port protocol support
using Basic mode.
Phase
Comp
FIFO
Rx
shows the transceiver channel datapath in Basic mode with low-latency
wr_clk
Tx Phase
Comp
FIFO
“PCI Express (PIPE) Mode” on page
rd_clk
Order-
Byte
ing
serializer
Byte
De-
wr_clk
Byte Serializer
Transmitter Channel PCS
Decoder
8B/10B
rd_clk
Receiver Channel PCS
Match
Rate
FIFO
Chapter 1: Cyclone IV Transceivers Architecture
8B/10B Encoder
1–48.
Deskew
FIFO
© December 2010 Altera Corporation
Transceiver Functional Modes
Aligner
Word
Deserial-
Transmitter Channel PMA
Receiver Channel PMA
izer
Serializer
CDR

Related parts for EP4CE40F29C8N