EP4CE40F29C8N Altera, EP4CE40F29C8N Datasheet - Page 209

no-image

EP4CE40F29C8N

Manufacturer Part Number
EP4CE40F29C8N
Description
IC CYCLONE IV FPGA 40K 780FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE40F29C8N

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1134000
Number Of I /o
532
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA43
Quantity:
1 602
Part Number:
EP4CE40F29C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CE40F29C8N
0
Company:
Part Number:
EP4CE40F29C8N
Quantity:
2 800
Part Number:
EP4CE40F29C8N ALTERA
Manufacturer:
ALTERA
0
Chapter 8: Configuration and Remote System Upgrades in Cyclone IV Devices
Configuration
Table 8–11. FPP Timing Parameters for Cyclone IV Devices (Part 1 of 2)
© December 2010 Altera Corporation
t
t
t
t
t
t
CF2CD
CF2ST0
CFG
STATUS
CF2ST1
CF2CK
Symbol
nCONFIG low to
CONF_DONE low
nCONFIG low to
nSTATUS low
nCONFIG low
pulse width
nSTATUS low
pulse width
nCONFIG high to
nSTATUS high
nCONFIG high to
first rising edge on
DCLK
Parameter
FPP Configuration Timing
Figure 8–22
external host.
Figure 8–22. FPP Configuration Timing Waveform
Notes to
(1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and
(2) After power up, the Cyclone IV device holds nSTATUS low during POR delay.
(3) After power up, before and during configuration, CONF_DONE is low.
(4) Do not leave DCLK floating after configuration. It must be driven high or low, whichever is more convenient.
(5) DATA[7..0] is available as a user I/O pin after configuration; the state of the pin depends on the dual-purpose pin
Table 8–11
CONF_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
settings.
CONF_DONE (3)
Figure
nSTATUS (2)
INIT_DONE
DATA[7..0]
nCONFIG
DCLK
User I/O
lists the FPP configuration timing parameters for Cyclone IV devices.
shows the timing waveform for the FPP configuration when using an
8–22:
Cyclone IV
Tri-stated with internal pull-up resistor
t
t
CFG
CF2CD
t
CF2ST1
t
(2)
Minimum
CF2ST0
230
t
CF2CK
t
ST2CK
500
45
t
Byte 0
STATUS
(4)
t
Cyclone IV E
CH
t
CLK
t
DSU
t
Byte 1
CL
t
DH
Byte 2
Byte 3
(3)
(Note 1)
(Note 1)
Cyclone IV
Byte n-1
(2)
Byte n
Maximum
Cyclone IV Device Handbook, Volume 1
230
230
500
500
t
CD2UM
(4)
(5)
Cyclone IV E
(5)
User Mode
User Mode
(4)
(3)
Unit
ns
ns
ns
µs
µs
µs
8–43

Related parts for EP4CE40F29C8N