EP4CE40F29C8N Altera, EP4CE40F29C8N Datasheet - Page 382

no-image

EP4CE40F29C8N

Manufacturer Part Number
EP4CE40F29C8N
Description
IC CYCLONE IV FPGA 40K 780FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE40F29C8N

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1134000
Number Of I /o
532
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA43
Quantity:
1 602
Part Number:
EP4CE40F29C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C8N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CE40F29C8N
0
Company:
Part Number:
EP4CE40F29C8N
Quantity:
2 800
Part Number:
EP4CE40F29C8N ALTERA
Manufacturer:
ALTERA
0
2–16
PCIe Functional Mode
Figure 2–10. Reset Sequence of PCIe Functional Mode
Notes to
(1) This timing diagram is drawn based on the PCIe Gen 1 ×1 mode.
(2) For bonded PCIe Gen 1 ×2 and ×4 modes, there will be additional rx_freqlocked[n] signal. n=number of channels.
(3) For t
(4) For t
(5) The busy signal is asserted and deasserted only during initial power up when offset cancellation occurs. In subsequent reset sequences, the
Cyclone IV Device Handbook, Volume 2
busy signal is asserted and deasserted only if there is a read or write operation to the ALTGX_RECONFIG megafunction.
LTD_Manual
LTD_Auto
Figure
Reset / Power Down Signals
Output Status Signals
duration, refer to the
2–10:
duration, refer to the
rx_analogreset
rx_digitalreset
tx_digitalreset
rx_freqlocked
You can configure PCIe functional mode with or without the receiver clock rate
compensation FIFO in the Cyclone IV GX device. The reset sequence remains the
same whether or not you use the receiver clock rate compensation FIFO.
PCIe Reset Sequence
The PCIe protocol consists of an initialization/compliance phase and a normal
operation phase. The reset sequences for these two phases are described based on the
timing diagram in
pll_areset
pll_locked
busy (5)
Cyclone IV Device Datasheet
Cyclone IV Device Datasheet
1
Initialization / Compliance Phase
1 μs
Figure
2
Two parallel
clock cycles
2–10.
chapter.
(Note 1),(2)
chapter.
3
4
5
8
t
LTD_Auto
6
7
(4)
Chapter 2: Cyclone IV Reset Control and Power Down
9
Normal Operation Phase
Ignore receive data
10
© December 2010 Altera Corporation
t
LTD_Manual
11
(3)
Transceiver Reset Sequences
12
> two parallel
_
clock cycles

Related parts for EP4CE40F29C8N