PIC18F67K22-I/MR Microchip Technology, PIC18F67K22-I/MR Datasheet - Page 155

no-image

PIC18F67K22-I/MR

Manufacturer Part Number
PIC18F67K22-I/MR
Description
128kB Flash, 4kB RAM, 1kB EE, NanoWatt XLP, GP 64 QFN 9x9x0.9mm TUBE
Manufacturer
Microchip Technology
Series
PIC® XLP™ 18Fr
Datasheet

Specifications of PIC18F67K22-I/MR

Core Processor
PIC
Core Size
8-Bit
Speed
64MHz
Connectivity
I²C, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Number Of I /o
53
Program Memory Size
128KB (64K x 16)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 16x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-VFQFN Exposed Pad
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F67K22-I/MRRSL
Manufacturer:
FSC
Quantity:
250
REGISTER 11-14: PIE5: PERIPHERAL INTERRUPT ENABLE REGISTER 5
 2009-2011 Microchip Technology Inc.
bit 7
Legend:
R = Readable bit
-n = Value at POR
bit 7
bit 6
bit 5
bit 4
bit 3
bit 2
bit 1
bit 0
Note 1:
TMR7GIE
R/W-0
Unimplemented on devices with a program memory of 32 Kbytes (PIC18FX5K22).
(1)
TMR7GIE: TMR7 Gate Interrupt Enable bit
1 = Enabled
0 = Disabled
TMR12IE: TMR12 to PR12 Match Interrupt Enable bit
1 = Enables the TMR12 to PR12 match interrupt
0 = Disables the TMR12 to PR12 match interrupt
TMR10IE: TMR10 to PR10 Match Interrupt Enable bit
1 = Enables the TMR10 to PR10 match interrupt
0 = Disables the TMR10 to PR10 match interrupt
TMR8IE: TMR8 to PR8 Match Interrupt Enable bit
1 = Enables the TMR8 to PR8 match interrupt
0 = Disables the TMR8 to PR8 match interrupt
TMR7IE: TMR7 Overflow Interrupt Enable bit
1 = Enables the TMR7 overflow interrupt
0 = Disables the TMR7 overflow interrupt
TMR6IE: TMR6 to PR6 Match Interrupt Enable bit
1 = Enables the TMR6 to PR6 match interrupt
0 = Disables the TMR6 to PR6 match interrupt
TMR5IE: TMR5 Overflow Interrupt Enable bit
1 = Enables the TMR5 overflow interrupt
0 = Disables the TMR5 overflow interrupt
TMR4IE: TMR4 to PR4 Match Interrupt Enable bit
1 = Enables the TMR4 to PR4 match interrupt
0 = Disables the TMR4 to PR4 match interrupt
TMR12IE
R/W-0
(1)
W = Writable bit
‘1’ = Bit is set
TMR10IE
R/W-0
(1)
TMR8IE
R/W-0
(1)
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
PIC18F87K22 FAMILY
TMR7IE
(1)
R/W-0
(1)
(1)
(1)
TMR6IE
R/W-0
x = Bit is unknown
TMR5IE
R/W-0
DS39960D-page 155
TMR4IE
R/W-0
bit 0

Related parts for PIC18F67K22-I/MR