HD64F7047F50 Renesas Electronics America, HD64F7047F50 Datasheet - Page 265

IC SUPERH MCU FLASH 256K 100QFP

HD64F7047F50

Manufacturer Part Number
HD64F7047F50
Description
IC SUPERH MCU FLASH 256K 100QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7047r
Datasheet

Specifications of HD64F7047F50

Core Processor
SH-2
Core Size
32-Bit
Speed
50MHz
Connectivity
CAN, SCI
Peripherals
POR, PWM, WDT
Number Of I /o
53
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F7047F50
Manufacturer:
RENESAS
Quantity:
4 000
Part Number:
HD64F7047F50MV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F7047F50V
Manufacturer:
PANJIT
Quantity:
30 000
Part Number:
HD64F7047F50V
Manufacturer:
RENESAS
Quantity:
386
Part Number:
HD64F7047F50V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F7047F50V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
HD64F7047F50V
Quantity:
2 070
Table 10.40 Register Settings for Complementary PWM Mode
Note:
Channel
3
4
Timer dead time data register
(TDDR)
Timer cycle data register
(TCDR)
Timer cycle buffer register
(TCBR)
Subcounter (TCNTS)
Temporary register 1 (TEMP1)
Temporary register 2 (TEMP2)
Temporary register 3 (TEMP3)
*
Access can be enabled or disabled according to the setting of bit 13 (MTURWE) in
BSC/BCR1 (bus controller/bus control register 1).
Counter/Register
TCNT_3
TGRA_3
TGRB_3
TGRC_3
TGRD_3
TCNT_4
TGRA_4
TGRB_4
TGRC_4
TGRD_4
Description
Start of up-count from value set
in dead time register
Set TCNT_3 upper limit value
(1/2 carrier cycle + dead time)
PWM output 1 compare register
TGRA_3 buffer register
PWM output 1/TGRB_3 buffer
register
Up-count start, initialized to
H'0000
PWM output 2 compare register
PWM output 3 compare register
PWM output 2/TGRA_4 buffer
register
PWM output 3/TGRB_4 buffer
register
Set TCNT_4 and TCNT_3 offset
value (dead time value)
Set TCNT_4 upper limit value
(1/2 carrier cycle)
TCDR buffer register
Subcounter for dead time
generation
PWM output 1/TGRB_3
temporary register
PWM output 2/TGRA_4
temporary register
PWM output 3/TGRB_4
temporary register
Rev. 2.00, 09/04, page 223 of 720
Read/Write from CPU
Maskable by BSC/BCR1
setting*
Maskable by BSC/BCR1
setting*
Maskable by BSC/BCR1
setting*
Always readable/writable
Always readable/writable
Maskable by BSC/BCR1
setting*
Maskable by BSC/BCR1
setting*
Maskable by BSC/BCR1
setting*
Always readable/writable
Always readable/writable
Maskable by BSC/BCR1
setting*
Maskable by BSC/BCR1
setting*
Always readable/writable
Read-only
Not readable/writable
Not readable/writable
Not readable/writable

Related parts for HD64F7047F50