AT91CAP7E-NA-ZJ Atmel, AT91CAP7E-NA-ZJ Datasheet - Page 133

MCU CAP7 FPGA 225LFBGA

AT91CAP7E-NA-ZJ

Manufacturer Part Number
AT91CAP7E-NA-ZJ
Description
MCU CAP7 FPGA 225LFBGA
Manufacturer
Atmel
Series
CAP™r
Datasheets

Specifications of AT91CAP7E-NA-ZJ

Core Processor
ARM7
Core Size
16/32-Bit
Speed
80MHz
Connectivity
EBI/EMI, FPGA, IrDA, SPI, UART/USART, USB
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
32
Program Memory Size
256KB (256K x 8)
Program Memory Type
ROM
Ram Size
160K x 8
Voltage - Supply (vcc/vdd)
1.08 V ~ 1.32 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
225-LFBGA
Processor Series
AT91Mx
Core
ARM7TDMI
Data Bus Width
32 bit
3rd Party Development Tools
JTRACE-ARM-2M, MDK-ARM, RL-ARM, ULINK2
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT91CAP7E-NA-ZJ
Manufacturer:
Atmel
Quantity:
10 000
21.6
Figure 21-2.
21.7
21.7.1
21.7.2
8549A–CAP–10/08
External Memory Mapping
Connection to External Devices
Data Bus Width
Byte Write or Byte Select Access
SMC
Memory Connections for Eight External Devices
NCS[0] - NCS[7]
D[31:0]
A[25:0]
NWE
NRD
The SMC provides up to 26 address lines, A[25:0]. This allows each chip select line to address
up to 64 Mbytes of memory.
If the physical memory device connected on one chip select is smaller than 64 Mbytes, it wraps
around and appears to be repeated within this space. The SMC correctly handles any valid
access to the memory device within the page (see
A[25:0] is only significant for 8-bit memory, A[25:1] is used for 16-bit memory, A[25:2] is used for
32-bit memory.
A data bus width of 8, 16, or 32 bits can be selected for each chip select. This option is con-
trolled by the field DBW in SMC_MODE (Mode Register) for the corresponding chip select.
Figure 21-3
connect a 512K x 16-bit memory on NCS2.
as a single 32-bit memory
Each chip select with a 16-bit or 32-bit data bus can operate with one of two different types of
write access: byte write or byte select access. This is controlled by the BAT field of the
SMC_MODE register for the corresponding chip select.
shows how to connect a 512K x 8-bit memory on NCS2.
8 or 16 or 32
NCS0
NCS1
Figure 21-5
NCS2
A[25:0]
Memory Enable
Output Enable
Write Enable
D[31:0] or D[15:0] or
D[7:0]
NCS3
Memory Enable
Figure
NCS4
Memory Enable
NCS5
shows two 16-bit memories connected
NCS6
Memory Enable
21-2).
NCS7
Memory Enable
Memory Enable
Memory Enable
Figure 21-4
Memory Enable
AT91CAP7E
shows how to
133

Related parts for AT91CAP7E-NA-ZJ