DS26528GNA4 Maxim Integrated, DS26528GNA4 Datasheet - Page 48

no-image

DS26528GNA4

Manufacturer Part Number
DS26528GNA4
Description
Network Controller & Processor ICs
Manufacturer
Maxim Integrated
Datasheet

Specifications of DS26528GNA4

Part # Aliases
90-26528-NA4
Table 8-14
Table 8-14. Registers Related to Setting Up the Framer
Transmit Master Mode Register (TMMR)
Transmit Control Register 1 (TCR1)
Transmit Control Register 2 (TCR2)
Transmit Control Register 3 (TCR3)
Receive Master Mode Register (RMMR)
Receive Control Register 1 (RCR1)
Receive Control Register 2 (T1RCR2)
Receive Control Register 2 (E1RCR2)
Receive Latched Status Register 1 (RLS1)
Receive Interrupt Mask Register 1 (RIM1)
Receive Latched Status Register 2 (RLS2)
Receive Interrupt Mask Register 2 (RIM2)
Receive Latched Status Register 4 (RLS4)
Receive Interrupt Mask Register 4 (RIM4)
Frames Out of Sync Count Register 1
(FOSCR1)
Frames Out of Sync Count Register 2
(FOSCR2)
E1 Receive Align Frame Register (E1RAF)
E1 Receive Non-Align Frame Register
(E1RNAF)
Transmit SLC-96 Data Link Register 1
(T1TSLC1)
Transmit SLC-96 Data Link Register 2
(T1TSLC2)
Transmit SLC-96 Data Link Register 3
(T1TSLC3)
Receive SLC-96 Data Link Register 1
(T1RSLC1)
Receive SLC-96 Data Link Register 2
(T1RSLC2)
Receive SLC-96 Data Link Register 3
(T1RSLC3)
Note: The addresses shown are for Framer 1. Addresses for Framers 2 to 8 can be calculated using the following: Framer n = (Framer 1
address + (n - 1) x 200h); where n = 2 to 8 for Framers 2 to 8.
shows registers that are related to setting up the framing.
REGISTER
ADDRESSES
48 of 276
FRAMER
0A0h
0A1h
0A3h
180h
181h
182h
183h
080h
081h
014h
082h
090h
091h
093h
054h
055h
064h
065h
164h
165h
166h
064h
065h
066h
T1/E1 mode.
Source of the F-bit.
F-bit corruption, selection of SLC-96.
ESF or D4 mode selection.
T1/E1 selection for receiver.
Resynchronization criteria for the framer.
T1 remote alarm and OOF criteria.
E1 receive loss of signal criteria selection.
Receive latched status 1.
Receive interrupt mask 1.
Receive latched status 2.
Receive interrupt mask 2.
Receive latched status 4.
Receive interrupt mask 4.
Framer out of sync register 1.
Framer out of sync register 2.
RAF byte.
RNAF byte.
Transmit SLC-96 bits.
Transmit SLC-96 bits.
Transmit SLC-96 bits.
Receive SLC-96 bits.
Receive SLC-96 bits.
Receive SLC-96 bits.
DS26528 Octal T1/E1/J1 Transceiver
FUNCTION

Related parts for DS26528GNA4