DS26528GNA4 Maxim Integrated, DS26528GNA4 Datasheet - Page 200

no-image

DS26528GNA4

Manufacturer Part Number
DS26528GNA4
Description
Network Controller & Processor ICs
Manufacturer
Maxim Integrated
Datasheet

Specifications of DS26528GNA4

Part # Aliases
90-26528-NA4
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Bit 7: Output Data Format (ODF).
Bit 6: Output Data Mode (ODM).
Bits 5 and 4: Transmit Clock Source Select 1 and 0 (TCSS[1:0]).
Bit 3: Multiframe Reference Select (MFRS). This bit selects the source for the transmit formatter multiframe
boundary.
Bit 2: Transmit Frame Mode Select (TFM) (T1 Mode Only).
Bit 1: Insert BPV (IBPV). A 0-to-1 transition on this bit will cause a single bipolar violation (BPV) to be inserted into
the transmit data stream. Once this bit has been toggled from 0 to 1, the device waits for the next occurrence of
three consecutive ones to insert the BPV. This bit must be cleared and set again for a subsequent error to be
inserted.
Bit 0 (T1 Mode): Transmit Loop Code Enable (TLOOP). See Section
Bit 0 (E1 Mode): CRC-4 Recalculate (CRC4R).
TCSS1
0
0
1
1
0 = bipolar data at TTIP and TRING
1 = NRZ data at TTIP; TRING = 0
0 = pulses at TTIP and TRING are one full TCLK period wide
1 = pulses at TTIP and TRING are 1/2 TCLK period wide
0 = Normal operation. Transmit multiframe boundary is determined by line-side counters referenced to
TSYNC when TSYNC is an input. Free-running when TSYNC is an output.
1 = Pass-forward operation. Transmit multiframe boundary determined by system-side counters referenced
to TSSYNCIO (input mode 3), which is then passed forward to the line-side clock domain. This mode can
only be used when the transmit elastic store is enabled with a synchronous backplane (i.e., no frame slips
allowed). This mode must be used to allow transmit hardware-signaling insertion while the transmit elastic
store is enabled.
0 = ESF framing mode
1 = D4 framing mode
0 = transmit data normally
1 = replace normal transmitted data with repeating code as defined in registers
0 = transmit CRC-4 generation and insertion operates in normal mode
1 = transmit CRC-4 generation operates according to G.706 Intermediate Path Recalculation method
TCSS0
ODF
ODF
0
1
0
1
7
0
The TCLK pin is always the source of transmit clock.
Switch to the clock present at RCLK when the signal at the TCLK pin fails to transition after
one channel time.
Reserved
Use the signal present at RCLK as the transmit clock. The TCLK pin is ignored.
TCR3
Transmit Control Register 3
183h + (200h x n): where n = 0 to 7, for Ports 1 to 8
ODM
ODM
6
0
TCSS1
TCSS1
5
0
TCSS0
TCSS0
200 of 276
TRANSMIT CLOCK SOURCE
4
0
MFRS
MFRS
3
0
8.9.15
DS26528 Octal T1/E1/J1 Transceiver
for details.
TFM
2
0
T1TCD1
IBPV
IBPV
1
0
and
T1TCD2
CRC4R
TLOOP
0
0

Related parts for DS26528GNA4