zl50405 Zarlink Semiconductor, zl50405 Datasheet - Page 95

no-image

zl50405

Manufacturer Part Number
zl50405
Description
Managed5-port 10/100 M Ethernet Switch
Manufacturer
Zarlink Semiconductor
Datasheet
12.3.6.28
I²C Address h092+n(Low); CPU Address 570+2n(Low) (n = logical port number)
I²C Address h09A+n(High); CPU Address 571+2n(High)
Accessed by CPU and I²C (R/W)
(Default 00) This register is duplicated eight times from PORT 0 through PORT 7 and allows the CPU to define
eight separate ports.
12.3.6.29
I²C Address h0A2, CPU Address 590
Accessed by CPU and I²C (R/W)
The chip allows the CPU to define the priority
12.3.6.30
I²C Address h0A3, CPU Address 591
Accessed by CPU and I²C (R/W)
Bit [1]:
Bit [2]:
Bit [3]:
Bit [4]:
Bit [5]:
Bit [6]:
Bit [7]:
Bits [3:0]:
Bits [7:4]:
Bits [3:0]:
Bits [7:4]:
USER_PORT[7:0]_[LOwithHIGH] – User Define Logical Port 0~7
USER_PORT_[1:0]_PRIORITY - User Define Logic Port 1 and 0 Priority
USER_PORT_[3:2]_PRIORITY - User Define Logic Port 3 and 2 Priority
Enable Well Known Port 1 Force Discard
Enable Well Known Port 2 Force Discard
Enable Well Known Port 3 Force Discard
Enable Well Known Port 4 Force Discard
Enable Well Known Port 5 Force Discard
Enable Well Known Port 6 Force Discard
Enable Well Known Port 7 Force Discard
Priority setting, transmission + dropping, for logic port 0
Priority setting, transmission + dropping, for logic port 1 (Default 00)
Priority setting, transmission + dropping, for logic port 2
Priority setting, transmission + dropping, for logic port 3 (Default 00)
7
7
TCP/UDP Logic Port High
TCP/UDP Logic Port Low
Zarlink Semiconductor Inc.
ZL50405
95
0
0
Data Sheet

Related parts for zl50405