zl50405 Zarlink Semiconductor, zl50405 Datasheet - Page 17

no-image

zl50405

Manufacturer Part Number
zl50405
Description
Managed5-port 10/100 M Ethernet Switch
Manufacturer
Zarlink Semiconductor
Datasheet
1.4
The ZL50405 Fast Ethernet access ports (0-3) support 3 interface options: RMII, MII & GPSI. The table below
summarizes the interface signals required for each interface and how they relate back to the Pin Symbol name
shown in the “Ball Signal Description Table” on page 12. It also specifies whether the internal pull-up/down resistor
is present for each pin in the specific operating mode.
Notes :
I – Input
O – Output
U – Pullup
D - Pulldown
M[3:0]_RXD0
M[3:0]_RXD1
M[3:0]_RXD2
M[3:0]_RXD3
M[3:0]_TXEN
M[3:0]_CRS_DV
M[3:0]_TXD0
M[3:0]_TXD1
M[3:0]_TXD2
M[3:0]_TXD3
M[3:0]_COL
M[3:0]_TXCLK
M[3:0]_RXCLK
Fast Ethernet
Access Ports
Pin Symbol
Signal Mapping and Internal pull-up/Down Configuration
TSTOUT9=’1’)
(Bootstrap
Module
No
(U)
(U)
(U)
(U)
(O)
(U)
(O)
(O)
(O)
(O)
(D)
(U)
(U)
Table 1 - Signal Mapping In Different Operation Mode
M[3:0]_CRS_DV (I)
NC (D)
NC (U)
NC (U)
M[3:0]_RXD0 (I)
M[3:0]_RXD1 (I)
NC (U)
NC (U)
M[3:0]_TXEN (O)
M[3:0]_TXD0 (O)
M[3:0]_TXD1 (O)
NC (O)
NC (O)
(ECR4Pn[4:3]='11')
RMII Mode
Zarlink Semiconductor Inc.
ZL50405
17
M[3:0]_RXD0 (I)
M[3:0]_RXD1 (I)
M[3:0]_RXD2 (I)
M[3:0]_RXD3 (I)
M[3:0]_TXEN (O)
M[3:0]_DV (I)
M[3:0]_TXD0 (O)
M[3:0]_TXD1 (O)
M[3:0]_TXD2 (O)
M[3:0]_TXD3 (O)
M[3:0]_COL (I)
M[3:0]_TXCLK (IO)
M[3:0]_RXCLK (IO)
(ECR4Pn[4:3]='01')
MII Mode
M[3:0]_RXD (I)
NC (U)
NC (U)
NC (U)
M[3:0]_TXEN (O)
M[3:0]_CRS (I)
M[3:0]_TXD (O)
NC (O)
NC (O)
NC (O)
M[3:0]_COL (I)
M[3:0]_TXCLK (IO)
M[3:0]_RXCLK (IO)
(ECR4Pn[4:3]='00')
GPSI Mode
Data Sheet

Related parts for zl50405