MPC8536-RDK Freescale Semiconductor, MPC8536-RDK Datasheet - Page 1350

no-image

MPC8536-RDK

Manufacturer Part Number
MPC8536-RDK
Description
BOARD REF COMEXPRESS MPC8536
Manufacturer
Freescale Semiconductor
Series
PowerQUICC ™r
Type
MPUr
Datasheets

Specifications of MPC8536-RDK

Contents
CSB1880, CSB1801, Cables, Documentation, Enclosure, Power Supply with cord
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Universal Serial Bus Interfaces
21-16
Offset 0x148
Reset
Reset
31–11
Bits
10
9
8
7
6
5
4
3
W
W
R
R
31
15
ULPIE
Name
SRE
URE
AAE
SEE
FRE
SLE
Reserved, should be cleared.
ULPI interrupt enable. An event completion to the viewport register sets the USBSTS[ULPII]. If the ULPI
enables ULPIE bit to be set, then the USBINT (USBSTS[UI]) will occur.
0 Disable
1 Enable
Reserved, should be cleared.
Sleep enable. This is a non-EHCI bit. When this bit is a one, and USBSTS[SLI] transitions, the USB
controller will issue an interrupt. The interrupt is acknowledged by software writing a one to USBSTS[SLI].
Only used in device mode.
0 Disable
1 Enable
SOF received enable. This is a non-EHCI bit. When this bit is a one, and USBSTS[SRI] is a one, the
controller will issue an interrupt. The interrupt is acknowledged by software clearing USBSTS[SRI].
0 Disable
1 Enable
USB reset enable. This is a non-EHCI bit. When this bit is a one, USBSTS[URI] is a one, the device
controller will issue an interrupt. The interrupt is acknowledged by software clearing USBSTS[URI] bit. Only
used in device mode.
0 Disable
1 Enable
Interrupt on async advance enable. When this bit is a one, and USBSTS[AAI] is a one, the controller will
issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing
USBSTS[AAI]. Only used in host mode.
0 Disable
1 Enable
System error enable. When this bit is a one, and USBSTS[SEI] is a one, the controller will issue an interrupt.
The interrupt is acknowledged by software clearing USBSTS[SEI].
0 Disable
1 Enable
Frame list rollover enable. When this bit is a one, and USBSTS[FRI] is a one, the controller will issue an
interrupt. The interrupt is acknowledged by software clearing USBSTS[FRI]. Only used by the host mode.
0 Disable
1 Enable
MPC8536E PowerQUICC III Integrated Processor Reference Manual, Rev. 1
Table 21-11. USBINTR Register Field Descriptions
Figure 21-10. USB Interrupt Enable (USBINTR)
11
ULPIE
10
9
SLE
All zeros
All zeros
8
Description
SRE
7
URE
6
AAE
5
SEE
4
FRE
3
Freescale Semiconductor
PCE
Access: Read/Write
2
UEE
1
UE
16
0

Related parts for MPC8536-RDK